blob: d544d2e7086009fc0d083816b6233610af556221 [file] [log] [blame]
Eric Nelsonee61d162013-02-19 10:07:05 +00001/*
2 * Copyright (C) 2013 Boundary Devices Inc.
3 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Eric Nelsonee61d162013-02-19 10:07:05 +00005 */
6#ifndef __ASM_ARCH_MX6_DDR_H__
7#define __ASM_ARCH_MX6_DDR_H__
8
Tim Harveycce17602014-06-02 16:13:22 -07009#ifndef CONFIG_SPL_BUILD
Eric Nelsonee61d162013-02-19 10:07:05 +000010#ifdef CONFIG_MX6Q
11#include "mx6q-ddr.h"
12#else
13#if defined(CONFIG_MX6DL) || defined(CONFIG_MX6S)
14#include "mx6dl-ddr.h"
15#else
16#error "Please select cpu"
17#endif /* CONFIG_MX6DL or CONFIG_MX6S */
18#endif /* CONFIG_MX6Q */
Tim Harveycce17602014-06-02 16:13:22 -070019#else
20
21/* MMDC P0/P1 Registers */
22struct mmdc_p_regs {
23 u32 mdctl;
24 u32 mdpdc;
25 u32 mdotc;
26 u32 mdcfg0;
27 u32 mdcfg1;
28 u32 mdcfg2;
29 u32 mdmisc;
30 u32 mdscr;
31 u32 mdref;
32 u32 res1[2];
33 u32 mdrwd;
34 u32 mdor;
35 u32 res2[3];
36 u32 mdasp;
37 u32 res3[240];
38 u32 mapsr;
39 u32 res4[254];
40 u32 mpzqhwctrl;
41 u32 res5[2];
42 u32 mpwldectrl0;
43 u32 mpwldectrl1;
44 u32 res6;
45 u32 mpodtctrl;
46 u32 mprddqby0dl;
47 u32 mprddqby1dl;
48 u32 mprddqby2dl;
49 u32 mprddqby3dl;
50 u32 res7[4];
51 u32 mpdgctrl0;
52 u32 mpdgctrl1;
53 u32 res8;
54 u32 mprddlctl;
55 u32 res9;
56 u32 mpwrdlctl;
57 u32 res10[25];
58 u32 mpmur0;
59};
60
61/*
62 * MMDC iomux registers (pinctl/padctl) - (different for IMX6DQ vs IMX6SDL)
63 */
64#define MX6DQ_IOM_DDR_BASE 0x020e0500
65struct mx6dq_iomux_ddr_regs {
66 u32 res1[3];
67 u32 dram_sdqs5;
68 u32 dram_dqm5;
69 u32 dram_dqm4;
70 u32 dram_sdqs4;
71 u32 dram_sdqs3;
72 u32 dram_dqm3;
73 u32 dram_sdqs2;
74 u32 dram_dqm2;
75 u32 res2[16];
76 u32 dram_cas;
77 u32 res3[2];
78 u32 dram_ras;
79 u32 dram_reset;
80 u32 res4[2];
81 u32 dram_sdclk_0;
82 u32 dram_sdba2;
83 u32 dram_sdcke0;
84 u32 dram_sdclk_1;
85 u32 dram_sdcke1;
86 u32 dram_sdodt0;
87 u32 dram_sdodt1;
88 u32 res5;
89 u32 dram_sdqs0;
90 u32 dram_dqm0;
91 u32 dram_sdqs1;
92 u32 dram_dqm1;
93 u32 dram_sdqs6;
94 u32 dram_dqm6;
95 u32 dram_sdqs7;
96 u32 dram_dqm7;
97};
98
99#define MX6DQ_IOM_GRP_BASE 0x020e0700
100struct mx6dq_iomux_grp_regs {
101 u32 res1[18];
102 u32 grp_b7ds;
103 u32 grp_addds;
104 u32 grp_ddrmode_ctl;
105 u32 res2;
106 u32 grp_ddrpke;
107 u32 res3[6];
108 u32 grp_ddrmode;
109 u32 res4[3];
110 u32 grp_b0ds;
111 u32 grp_b1ds;
112 u32 grp_ctlds;
113 u32 res5;
114 u32 grp_b2ds;
115 u32 grp_ddr_type;
116 u32 grp_b3ds;
117 u32 grp_b4ds;
118 u32 grp_b5ds;
119 u32 grp_b6ds;
120};
121
122#define MX6SDL_IOM_DDR_BASE 0x020e0400
123struct mx6sdl_iomux_ddr_regs {
124 u32 res1[25];
125 u32 dram_cas;
126 u32 res2[2];
127 u32 dram_dqm0;
128 u32 dram_dqm1;
129 u32 dram_dqm2;
130 u32 dram_dqm3;
131 u32 dram_dqm4;
132 u32 dram_dqm5;
133 u32 dram_dqm6;
134 u32 dram_dqm7;
135 u32 dram_ras;
136 u32 dram_reset;
137 u32 res3[2];
138 u32 dram_sdba2;
139 u32 dram_sdcke0;
140 u32 dram_sdcke1;
141 u32 dram_sdclk_0;
142 u32 dram_sdclk_1;
143 u32 dram_sdodt0;
144 u32 dram_sdodt1;
145 u32 dram_sdqs0;
146 u32 dram_sdqs1;
147 u32 dram_sdqs2;
148 u32 dram_sdqs3;
149 u32 dram_sdqs4;
150 u32 dram_sdqs5;
151 u32 dram_sdqs6;
152 u32 dram_sdqs7;
153};
154
155#define MX6SDL_IOM_GRP_BASE 0x020e0700
156struct mx6sdl_iomux_grp_regs {
157 u32 res1[18];
158 u32 grp_b7ds;
159 u32 grp_addds;
160 u32 grp_ddrmode_ctl;
161 u32 grp_ddrpke;
162 u32 res2[2];
163 u32 grp_ddrmode;
164 u32 grp_b0ds;
165 u32 res3;
166 u32 grp_ctlds;
167 u32 grp_b1ds;
168 u32 grp_ddr_type;
169 u32 grp_b2ds;
170 u32 grp_b3ds;
171 u32 grp_b4ds;
172 u32 grp_b5ds;
173 u32 res4;
174 u32 grp_b6ds;
175};
Tim Harvey8ab871b2014-06-02 16:13:23 -0700176
177/* Device Information: Varies per DDR3 part number and speed grade */
178struct mx6_ddr3_cfg {
179 u16 mem_speed; /* ie 1600 for DDR3-1600 (800,1066,1333,1600) */
180 u8 density; /* chip density (Gb) (1,2,4,8) */
181 u8 width; /* bus width (bits) (4,8,16) */
182 u8 banks; /* number of banks */
183 u8 rowaddr; /* row address bits (11-16)*/
184 u8 coladdr; /* col address bits (9-12) */
185 u8 pagesz; /* page size (K) (1-2) */
186 u16 trcd; /* tRCD=tRP=CL (ns*100) */
187 u16 trcmin; /* tRC min (ns*100) */
188 u16 trasmin; /* tRAS min (ns*100) */
189 u8 SRT; /* self-refresh temperature: 0=normal, 1=extended */
190};
191
192/* System Information: Varies per board design, layout, and term choices */
193struct mx6_ddr_sysinfo {
194 u8 dsize; /* size of bus (in dwords: 0=16bit,1=32bit,2=64bit) */
195 u8 cs_density; /* density per chip select (Gb) */
196 u8 ncs; /* number chip selects used (1|2) */
197 char cs1_mirror;/* enable address mirror (0|1) */
198 char bi_on; /* Bank interleaving enable */
199 u8 rtt_nom; /* Rtt_Nom (DDR3_RTT_*) */
200 u8 rtt_wr; /* Rtt_Wr (DDR3_RTT_*) */
201 u8 ralat; /* Read Additional Latency (0-7) */
202 u8 walat; /* Write Additional Latency (0-3) */
203 u8 mif3_mode; /* Command prediction working mode */
204 u8 rst_to_cke; /* Time from SDE enable to CKE rise */
205 u8 sde_to_rst; /* Time from SDE enable until DDR reset# is high */
206};
207
208/*
209 * Board specific calibration:
210 * This includes write leveling calibration values as well as DQS gating
211 * and read/write delays. These values are board/layout/device specific.
212 * Freescale recommends using the i.MX6 DDR Stress Test Tool V1.0.2
213 * (DOC-96412) to determine these values over a range of boards and
214 * temperatures.
215 */
216struct mx6_mmdc_calibration {
217 /* write leveling calibration */
218 u32 p0_mpwldectrl0;
219 u32 p0_mpwldectrl1;
220 u32 p1_mpwldectrl0;
221 u32 p1_mpwldectrl1;
222 /* read DQS gating */
223 u32 p0_mpdgctrl0;
224 u32 p0_mpdgctrl1;
225 u32 p1_mpdgctrl0;
226 u32 p1_mpdgctrl1;
227 /* read delay */
228 u32 p0_mprddlctl;
229 u32 p1_mprddlctl;
230 /* write delay */
231 u32 p0_mpwrdlctl;
232 u32 p1_mpwrdlctl;
233};
234
235/* configure iomux (pinctl/padctl) */
236void mx6dq_dram_iocfg(unsigned width,
237 const struct mx6dq_iomux_ddr_regs *,
238 const struct mx6dq_iomux_grp_regs *);
239void mx6sdl_dram_iocfg(unsigned width,
240 const struct mx6sdl_iomux_ddr_regs *,
241 const struct mx6sdl_iomux_grp_regs *);
242
243/* configure mx6 mmdc registers */
244void mx6_dram_cfg(const struct mx6_ddr_sysinfo *,
245 const struct mx6_mmdc_calibration *,
246 const struct mx6_ddr3_cfg *);
247
Tim Harveycce17602014-06-02 16:13:22 -0700248#endif /* CONFIG_SPL_BUILD */
Eric Nelsonee61d162013-02-19 10:07:05 +0000249
250#define MX6_MMDC_P0_MDCTL 0x021b0000
251#define MX6_MMDC_P0_MDPDC 0x021b0004
252#define MX6_MMDC_P0_MDOTC 0x021b0008
253#define MX6_MMDC_P0_MDCFG0 0x021b000c
254#define MX6_MMDC_P0_MDCFG1 0x021b0010
255#define MX6_MMDC_P0_MDCFG2 0x021b0014
256#define MX6_MMDC_P0_MDMISC 0x021b0018
257#define MX6_MMDC_P0_MDSCR 0x021b001c
258#define MX6_MMDC_P0_MDREF 0x021b0020
259#define MX6_MMDC_P0_MDRWD 0x021b002c
260#define MX6_MMDC_P0_MDOR 0x021b0030
261#define MX6_MMDC_P0_MDASP 0x021b0040
262#define MX6_MMDC_P0_MAPSR 0x021b0404
263#define MX6_MMDC_P0_MPZQHWCTRL 0x021b0800
264#define MX6_MMDC_P0_MPWLDECTRL0 0x021b080c
265#define MX6_MMDC_P0_MPWLDECTRL1 0x021b0810
266#define MX6_MMDC_P0_MPODTCTRL 0x021b0818
267#define MX6_MMDC_P0_MPRDDQBY0DL 0x021b081c
268#define MX6_MMDC_P0_MPRDDQBY1DL 0x021b0820
269#define MX6_MMDC_P0_MPRDDQBY2DL 0x021b0824
270#define MX6_MMDC_P0_MPRDDQBY3DL 0x021b0828
271#define MX6_MMDC_P0_MPDGCTRL0 0x021b083c
272#define MX6_MMDC_P0_MPDGCTRL1 0x021b0840
273#define MX6_MMDC_P0_MPRDDLCTL 0x021b0848
274#define MX6_MMDC_P0_MPWRDLCTL 0x021b0850
275#define MX6_MMDC_P0_MPMUR0 0x021b08b8
276
277#define MX6_MMDC_P1_MDCTL 0x021b4000
278#define MX6_MMDC_P1_MDPDC 0x021b4004
279#define MX6_MMDC_P1_MDOTC 0x021b4008
280#define MX6_MMDC_P1_MDCFG0 0x021b400c
281#define MX6_MMDC_P1_MDCFG1 0x021b4010
282#define MX6_MMDC_P1_MDCFG2 0x021b4014
283#define MX6_MMDC_P1_MDMISC 0x021b4018
284#define MX6_MMDC_P1_MDSCR 0x021b401c
285#define MX6_MMDC_P1_MDREF 0x021b4020
286#define MX6_MMDC_P1_MDRWD 0x021b402c
287#define MX6_MMDC_P1_MDOR 0x021b4030
288#define MX6_MMDC_P1_MDASP 0x021b4040
289#define MX6_MMDC_P1_MAPSR 0x021b4404
290#define MX6_MMDC_P1_MPZQHWCTRL 0x021b4800
291#define MX6_MMDC_P1_MPWLDECTRL0 0x021b480c
292#define MX6_MMDC_P1_MPWLDECTRL1 0x021b4810
293#define MX6_MMDC_P1_MPODTCTRL 0x021b4818
294#define MX6_MMDC_P1_MPRDDQBY0DL 0x021b481c
295#define MX6_MMDC_P1_MPRDDQBY1DL 0x021b4820
296#define MX6_MMDC_P1_MPRDDQBY2DL 0x021b4824
297#define MX6_MMDC_P1_MPRDDQBY3DL 0x021b4828
298#define MX6_MMDC_P1_MPDGCTRL0 0x021b483c
299#define MX6_MMDC_P1_MPDGCTRL1 0x021b4840
300#define MX6_MMDC_P1_MPRDDLCTL 0x021b4848
301#define MX6_MMDC_P1_MPWRDLCTL 0x021b4850
302#define MX6_MMDC_P1_MPMUR0 0x021b48b8
303
304#endif /*__ASM_ARCH_MX6_DDR_H__ */