blob: 54b2d0b166b71d434dc3de3a2d3b7abd353064a8 [file] [log] [blame]
Joe Hammane0bdea32007-08-09 15:10:53 -05001/*
2 * Copyright 2007 Wind River Systemes, Inc. <www.windriver.com>
3 * Copyright 2007 Embedded Specialties, Inc.
4 * Joe Hamman joe.hamman@embeddedspecialties.com
5 *
6 * Copyright 2004 Freescale Semiconductor.
7 * Jeff Brown
8 * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
9 *
10 * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
11 *
12 * See file CREDITS for list of people who contributed to this
13 * project.
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License as
17 * published by the Free Software Foundation; either version 2 of
18 * the License, or (at your option) any later version.
19 *
20 * This program is distributed in the hope that it will be useful,
21 * but WITHOUT ANY WARRANTY; without even the implied warranty of
22 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23 * GNU General Public License for more details.
24 *
25 * You should have received a copy of the GNU General Public License
26 * along with this program; if not, write to the Free Software
27 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28 * MA 02111-1307 USA
29 */
30
31#include <common.h>
32#include <command.h>
33#include <pci.h>
34#include <asm/processor.h>
35#include <asm/immap_86xx.h>
Kumar Gala9bbd6432009-04-02 13:22:48 -050036#include <asm/fsl_pci.h>
Kumar Galaa7adfe32008-08-26 15:01:37 -050037#include <asm/fsl_ddr_sdram.h>
Jon Loeliger84640c92008-02-18 14:01:56 -060038#include <libfdt.h>
39#include <fdt_support.h>
Joe Hammane0bdea32007-08-09 15:10:53 -050040
Joe Hammane0bdea32007-08-09 15:10:53 -050041long int fixed_sdram (void);
42
43int board_early_init_f (void)
44{
45 return 0;
46}
47
48int checkboard (void)
49{
50 puts ("Board: Wind River SBC8641D\n");
51
Joe Hammane0bdea32007-08-09 15:10:53 -050052 return 0;
53}
54
Becky Brucebd99ae72008-06-09 16:03:40 -050055phys_size_t initdram (int board_type)
Joe Hammane0bdea32007-08-09 15:10:53 -050056{
57 long dram_size = 0;
58
59#if defined(CONFIG_SPD_EEPROM)
Kumar Galaa7adfe32008-08-26 15:01:37 -050060 dram_size = fsl_ddr_sdram();
Joe Hammane0bdea32007-08-09 15:10:53 -050061#else
62 dram_size = fixed_sdram ();
63#endif
64
Joe Hammane0bdea32007-08-09 15:10:53 -050065 puts (" DDR: ");
66 return dram_size;
67}
68
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020069#if defined(CONFIG_SYS_DRAM_TEST)
Joe Hammane0bdea32007-08-09 15:10:53 -050070int testdram (void)
71{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020072 uint *pstart = (uint *) CONFIG_SYS_MEMTEST_START;
73 uint *pend = (uint *) CONFIG_SYS_MEMTEST_END;
Joe Hammane0bdea32007-08-09 15:10:53 -050074 uint *p;
75
76 puts ("SDRAM test phase 1:\n");
77 for (p = pstart; p < pend; p++)
78 *p = 0xaaaaaaaa;
79
80 for (p = pstart; p < pend; p++) {
81 if (*p != 0xaaaaaaaa) {
82 printf ("SDRAM test fails at: %08x\n", (uint) p);
83 return 1;
84 }
85 }
86
87 puts ("SDRAM test phase 2:\n");
88 for (p = pstart; p < pend; p++)
89 *p = 0x55555555;
90
91 for (p = pstart; p < pend; p++) {
92 if (*p != 0x55555555) {
93 printf ("SDRAM test fails at: %08x\n", (uint) p);
94 return 1;
95 }
96 }
97
98 puts ("SDRAM test passed.\n");
99 return 0;
100}
101#endif
102
103#if !defined(CONFIG_SPD_EEPROM)
104/*
105 * Fixed sdram init -- doesn't use serial presence detect.
106 */
107long int fixed_sdram (void)
108{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200109#if !defined(CONFIG_SYS_RAMBOOT)
110 volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
Joe Hammane0bdea32007-08-09 15:10:53 -0500111 volatile ccsr_ddr_t *ddr = &immap->im_ddr1;
112
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200113 ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
114 ddr->cs1_bnds = CONFIG_SYS_DDR_CS1_BNDS;
115 ddr->cs2_bnds = CONFIG_SYS_DDR_CS2_BNDS;
116 ddr->cs3_bnds = CONFIG_SYS_DDR_CS3_BNDS;
117 ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
118 ddr->cs1_config = CONFIG_SYS_DDR_CS1_CONFIG;
119 ddr->cs2_config = CONFIG_SYS_DDR_CS2_CONFIG;
120 ddr->cs3_config = CONFIG_SYS_DDR_CS3_CONFIG;
121 ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
122 ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
123 ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
124 ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
Peter Tyseraf5829cb2009-07-17 10:14:45 -0500125 ddr->sdram_cfg = CONFIG_SYS_DDR_CFG_1A;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200126 ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CFG_2;
Peter Tyseraf5829cb2009-07-17 10:14:45 -0500127 ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200128 ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
129 ddr->sdram_mode_cntl = CONFIG_SYS_DDR_MODE_CTL;
130 ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
131 ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
132 ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
Joe Hammane0bdea32007-08-09 15:10:53 -0500133
134 asm ("sync;isync");
135
136 udelay (500);
137
Peter Tyseraf5829cb2009-07-17 10:14:45 -0500138 ddr->sdram_cfg = CONFIG_SYS_DDR_CFG_1B;
Joe Hammane0bdea32007-08-09 15:10:53 -0500139 asm ("sync; isync");
140
141 udelay (500);
142 ddr = &immap->im_ddr2;
143
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200144 ddr->cs0_bnds = CONFIG_SYS_DDR2_CS0_BNDS;
145 ddr->cs1_bnds = CONFIG_SYS_DDR2_CS1_BNDS;
146 ddr->cs2_bnds = CONFIG_SYS_DDR2_CS2_BNDS;
147 ddr->cs3_bnds = CONFIG_SYS_DDR2_CS3_BNDS;
148 ddr->cs0_config = CONFIG_SYS_DDR2_CS0_CONFIG;
149 ddr->cs1_config = CONFIG_SYS_DDR2_CS1_CONFIG;
150 ddr->cs2_config = CONFIG_SYS_DDR2_CS2_CONFIG;
151 ddr->cs3_config = CONFIG_SYS_DDR2_CS3_CONFIG;
152 ddr->timing_cfg_3 = CONFIG_SYS_DDR2_EXT_REFRESH;
153 ddr->timing_cfg_0 = CONFIG_SYS_DDR2_TIMING_0;
154 ddr->timing_cfg_1 = CONFIG_SYS_DDR2_TIMING_1;
155 ddr->timing_cfg_2 = CONFIG_SYS_DDR2_TIMING_2;
Peter Tyseraf5829cb2009-07-17 10:14:45 -0500156 ddr->sdram_cfg = CONFIG_SYS_DDR2_CFG_1A;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200157 ddr->sdram_cfg_2 = CONFIG_SYS_DDR2_CFG_2;
Peter Tyseraf5829cb2009-07-17 10:14:45 -0500158 ddr->sdram_mode = CONFIG_SYS_DDR2_MODE_1;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200159 ddr->sdram_mode_2 = CONFIG_SYS_DDR2_MODE_2;
160 ddr->sdram_mode_cntl = CONFIG_SYS_DDR2_MODE_CTL;
161 ddr->sdram_interval = CONFIG_SYS_DDR2_INTERVAL;
162 ddr->sdram_data_init = CONFIG_SYS_DDR2_DATA_INIT;
163 ddr->sdram_clk_cntl = CONFIG_SYS_DDR2_CLK_CTRL;
Joe Hammane0bdea32007-08-09 15:10:53 -0500164
165 asm ("sync;isync");
166
167 udelay (500);
168
Peter Tyseraf5829cb2009-07-17 10:14:45 -0500169 ddr->sdram_cfg = CONFIG_SYS_DDR2_CFG_1B;
Joe Hammane0bdea32007-08-09 15:10:53 -0500170 asm ("sync; isync");
171
172 udelay (500);
173#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200174 return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
Joe Hammane0bdea32007-08-09 15:10:53 -0500175}
176#endif /* !defined(CONFIG_SPD_EEPROM) */
177
178#if defined(CONFIG_PCI)
179/*
180 * Initialize PCI Devices, report devices found.
181 */
182
183#ifndef CONFIG_PCI_PNP
184static struct pci_config_table pci_fsl86xxads_config_table[] = {
185 {PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
186 PCI_IDSEL_NUMBER, PCI_ANY_ID,
187 pci_cfgfunc_config_device, {PCI_ENET0_IOADDR,
188 PCI_ENET0_MEMADDR,
189 PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER}},
190 {}
191};
192#endif
193
Kumar Galae78f6652010-07-09 00:02:34 -0500194static struct pci_controller pcie1_hose = {
Joe Hammane0bdea32007-08-09 15:10:53 -0500195#ifndef CONFIG_PCI_PNP
Joe Hamman18f2f032007-08-11 06:54:58 -0500196 config_table:pci_mpc86xxcts_config_table
Joe Hammane0bdea32007-08-09 15:10:53 -0500197#endif
198};
Joe Hamman18f2f032007-08-11 06:54:58 -0500199#endif /* CONFIG_PCI */
Joe Hammane0bdea32007-08-09 15:10:53 -0500200
Kumar Galae78f6652010-07-09 00:02:34 -0500201#ifdef CONFIG_PCIE2
202static struct pci_controller pcie2_hose;
203#endif /* CONFIG_PCIE2 */
Joe Hamman18f2f032007-08-11 06:54:58 -0500204
205int first_free_busno = 0;
206
207void pci_init_board(void)
208{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200209 volatile immap_t *immap = (immap_t *) CONFIG_SYS_CCSRBAR;
Joe Hamman18f2f032007-08-11 06:54:58 -0500210 volatile ccsr_gur_t *gur = &immap->im_gur;
211 uint devdisr = gur->devdisr;
Jon Loeligerff26a752008-02-25 13:13:37 -0600212 uint io_sel = (gur->pordevsr & MPC8641_PORDEVSR_IO_SEL)
213 >> MPC8641_PORDEVSR_IO_SEL_SHIFT;
Joe Hammane0bdea32007-08-09 15:10:53 -0500214
Kumar Galae78f6652010-07-09 00:02:34 -0500215#ifdef CONFIG_PCIE1
Joe Hammane0bdea32007-08-09 15:10:53 -0500216{
Kumar Galaaec9b6b2010-07-08 22:35:59 -0500217 volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE1_ADDR;
Kumar Galae78f6652010-07-09 00:02:34 -0500218 struct pci_controller *hose = &pcie1_hose;
Kumar Gala7772ccd2008-10-22 14:38:55 -0500219 struct pci_region *r = hose->regions;
Joe Hamman18f2f032007-08-11 06:54:58 -0500220#ifdef DEBUG
Jon Loeligerff26a752008-02-25 13:13:37 -0600221 uint host1_agent = (gur->porbmsr & MPC8641_PORBMSR_HA)
222 >> MPC8641_PORBMSR_HA_SHIFT;
Joe Hamman18f2f032007-08-11 06:54:58 -0500223 uint pex1_agent = (host1_agent == 0) || (host1_agent == 1);
224#endif
225 if ((io_sel == 2 || io_sel == 3 || io_sel == 5
226 || io_sel == 6 || io_sel == 7 || io_sel == 0xF)
227 && !(devdisr & MPC86xx_DEVDISR_PCIEX1)) {
228 debug("PCI-EXPRESS 1: %s \n", pex1_agent ? "Agent" : "Host");
229 debug("0x%08x=0x%08x ", &pci->pme_msg_det, pci->pme_msg_det);
230 if (pci->pme_msg_det) {
231 pci->pme_msg_det = 0xffffffff;
232 debug(" with errors. Clearing. Now 0x%08x",
233 pci->pme_msg_det);
234 }
235 debug("\n");
236
Joe Hamman18f2f032007-08-11 06:54:58 -0500237 /* outbound memory */
Kumar Gala7772ccd2008-10-22 14:38:55 -0500238 pci_set_region(r++,
Kumar Galae78f6652010-07-09 00:02:34 -0500239 CONFIG_SYS_PCIE1_MEM_BUS,
240 CONFIG_SYS_PCIE1_MEM_PHYS,
241 CONFIG_SYS_PCIE1_MEM_SIZE,
Joe Hamman18f2f032007-08-11 06:54:58 -0500242 PCI_REGION_MEM);
243
244 /* outbound io */
Kumar Gala7772ccd2008-10-22 14:38:55 -0500245 pci_set_region(r++,
Kumar Galae78f6652010-07-09 00:02:34 -0500246 CONFIG_SYS_PCIE1_IO_BUS,
247 CONFIG_SYS_PCIE1_IO_PHYS,
248 CONFIG_SYS_PCIE1_IO_SIZE,
Joe Hamman18f2f032007-08-11 06:54:58 -0500249 PCI_REGION_IO);
250
Kumar Gala7772ccd2008-10-22 14:38:55 -0500251 hose->region_count = r - hose->regions;
Joe Hamman18f2f032007-08-11 06:54:58 -0500252
253 hose->first_busno=first_free_busno;
Joe Hamman18f2f032007-08-11 06:54:58 -0500254
Kumar Gala65e198d2009-08-03 20:44:55 -0500255 fsl_pci_init(hose, (u32)&pci->cfg_addr, (u32)&pci->cfg_data);
Joe Hamman18f2f032007-08-11 06:54:58 -0500256
257 first_free_busno=hose->last_busno+1;
258 printf (" PCI-EXPRESS 1 on bus %02x - %02x\n",
259 hose->first_busno,hose->last_busno);
260
261 } else {
262 puts("PCI-EXPRESS 1: Disabled\n");
263 }
264}
265#else
266 puts("PCI-EXPRESS1: Disabled\n");
Kumar Galae78f6652010-07-09 00:02:34 -0500267#endif /* CONFIG_PCIE1 */
Joe Hamman18f2f032007-08-11 06:54:58 -0500268
Kumar Galae78f6652010-07-09 00:02:34 -0500269#ifdef CONFIG_PCIE2
Joe Hamman18f2f032007-08-11 06:54:58 -0500270{
Kumar Galaaec9b6b2010-07-08 22:35:59 -0500271 volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE2_ADDR;
Kumar Galae78f6652010-07-09 00:02:34 -0500272 struct pci_controller *hose = &pcie2_hose;
Kumar Gala7772ccd2008-10-22 14:38:55 -0500273 struct pci_region *r = hose->regions;
Joe Hamman18f2f032007-08-11 06:54:58 -0500274
Joe Hamman18f2f032007-08-11 06:54:58 -0500275 /* outbound memory */
Kumar Gala7772ccd2008-10-22 14:38:55 -0500276 pci_set_region(r++,
Kumar Galae78f6652010-07-09 00:02:34 -0500277 CONFIG_SYS_PCIE2_MEM_BUS,
278 CONFIG_SYS_PCIE2_MEM_PHYS,
279 CONFIG_SYS_PCIE2_MEM_SIZE,
Joe Hamman18f2f032007-08-11 06:54:58 -0500280 PCI_REGION_MEM);
281
282 /* outbound io */
Kumar Gala7772ccd2008-10-22 14:38:55 -0500283 pci_set_region(r++,
Kumar Galae78f6652010-07-09 00:02:34 -0500284 CONFIG_SYS_PCIE2_IO_BUS,
285 CONFIG_SYS_PCIE2_IO_PHYS,
286 CONFIG_SYS_PCIE2_IO_SIZE,
Joe Hamman18f2f032007-08-11 06:54:58 -0500287 PCI_REGION_IO);
288
Kumar Gala7772ccd2008-10-22 14:38:55 -0500289 hose->region_count = r - hose->regions;
Joe Hamman18f2f032007-08-11 06:54:58 -0500290
291 hose->first_busno=first_free_busno;
Joe Hamman18f2f032007-08-11 06:54:58 -0500292
Kumar Gala65e198d2009-08-03 20:44:55 -0500293 fsl_pci_init(hose, (u32)&pci->cfg_addr, (u32)&pci->cfg_data);
Joe Hamman18f2f032007-08-11 06:54:58 -0500294
295 first_free_busno=hose->last_busno+1;
296 printf (" PCI-EXPRESS 2 on bus %02x - %02x\n",
297 hose->first_busno,hose->last_busno);
298}
299#else
300 puts("PCI-EXPRESS 2: Disabled\n");
Kumar Galae78f6652010-07-09 00:02:34 -0500301#endif /* CONFIG_PCIE2 */
Joe Hammane0bdea32007-08-09 15:10:53 -0500302
Joe Hammane0bdea32007-08-09 15:10:53 -0500303}
304
Jon Loeliger84640c92008-02-18 14:01:56 -0600305
306#if defined(CONFIG_OF_BOARD_SETUP)
Kumar Gala7772ccd2008-10-22 14:38:55 -0500307void ft_board_setup (void *blob, bd_t *bd)
Joe Hammane0bdea32007-08-09 15:10:53 -0500308{
Jon Loeliger84640c92008-02-18 14:01:56 -0600309 ft_cpu_setup(blob, bd);
Joe Hammane0bdea32007-08-09 15:10:53 -0500310
Kumar Galad0f27d32010-07-08 22:37:44 -0500311 FT_FSL_PCI_SETUP;
Joe Hammane0bdea32007-08-09 15:10:53 -0500312}
313#endif
314
315void sbc8641d_reset_board (void)
316{
317 puts ("Resetting board....\n");
318}
319
320/*
321 * get_board_sys_clk
322 * Clock is fixed at 1GHz on this board. Used for CONFIG_SYS_CLK_FREQ
323 */
324
325unsigned long get_board_sys_clk (ulong dummy)
326{
327 int i;
328 ulong val = 0;
329
330 i = 5;
331 i &= 0x07;
332
333 switch (i) {
334 case 0:
335 val = 33000000;
336 break;
337 case 1:
338 val = 40000000;
339 break;
340 case 2:
341 val = 50000000;
342 break;
343 case 3:
344 val = 66000000;
345 break;
346 case 4:
347 val = 83000000;
348 break;
349 case 5:
350 val = 100000000;
351 break;
352 case 6:
353 val = 134000000;
354 break;
355 case 7:
356 val = 166000000;
357 break;
358 }
359
360 return val;
361}
Peter Tyser69454402009-02-05 11:25:25 -0600362
363void board_reset(void)
364{
365#ifdef CONFIG_SYS_RESET_ADDRESS
366 ulong addr = CONFIG_SYS_RESET_ADDRESS;
367
368 /* flush and disable I/D cache */
369 __asm__ __volatile__ ("mfspr 3, 1008" ::: "r3");
370 __asm__ __volatile__ ("ori 5, 5, 0xcc00" ::: "r5");
371 __asm__ __volatile__ ("ori 4, 3, 0xc00" ::: "r4");
372 __asm__ __volatile__ ("andc 5, 3, 5" ::: "r5");
373 __asm__ __volatile__ ("sync");
374 __asm__ __volatile__ ("mtspr 1008, 4");
375 __asm__ __volatile__ ("isync");
376 __asm__ __volatile__ ("sync");
377 __asm__ __volatile__ ("mtspr 1008, 5");
378 __asm__ __volatile__ ("isync");
379 __asm__ __volatile__ ("sync");
380
381 /*
382 * SRR0 has system reset vector, SRR1 has default MSR value
383 * rfi restores MSR from SRR1 and sets the PC to the SRR0 value
384 */
385 __asm__ __volatile__ ("mtspr 26, %0" :: "r" (addr));
386 __asm__ __volatile__ ("li 4, (1 << 6)" ::: "r4");
387 __asm__ __volatile__ ("mtspr 27, 4");
388 __asm__ __volatile__ ("rfi");
389#endif
390}
Becky Brucebd9c0cf2009-03-31 18:38:37 -0500391
Kumar Gala56d150e2009-03-31 23:02:38 -0500392#ifdef CONFIG_MP
Becky Brucebd9c0cf2009-03-31 18:38:37 -0500393extern void cpu_mp_lmb_reserve(struct lmb *lmb);
394
395void board_lmb_reserve(struct lmb *lmb)
396{
397 cpu_mp_lmb_reserve(lmb);
398}
399#endif