blob: a6361d3d17dbc7b3a5aeef2dc5f357a7b72ef9fa [file] [log] [blame]
wdenkf8062712005-01-09 23:16:25 +00001/*
2 * Basic I2C functions
3 *
4 * Copyright (c) 2004 Texas Instruments
5 *
6 * This package is free software; you can redistribute it and/or
7 * modify it under the terms of the license found in the file
8 * named COPYING that should have accompanied this file.
9 *
10 * THIS PACKAGE IS PROVIDED ``AS IS'' AND WITHOUT ANY EXPRESS OR
11 * IMPLIED WARRANTIES, INCLUDING, WITHOUT LIMITATION, THE IMPLIED
12 * WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR A PARTICULAR PURPOSE.
13 *
14 * Author: Jian Zhang jzhang@ti.com, Texas Instruments
15 *
16 * Copyright (c) 2003 Wolfgang Denk, wd@denx.de
17 * Rewritten to fit into the current U-Boot framework
18 *
19 * Adapted for OMAP2420 I2C, r-woodruff2@ti.com
20 *
Lubomir Popov4d98efd2013-06-01 06:44:38 +000021 * Copyright (c) 2013 Lubomir Popov <lpopov@mm-sol.com>, MM Solutions
22 * New i2c_read, i2c_write and i2c_probe functions, tested on OMAP4
23 * (4430/60/70), OMAP5 (5430) and AM335X (3359); should work on older
24 * OMAPs and derivatives as well. The only anticipated exception would
25 * be the OMAP2420, which shall require driver modification.
26 * - Rewritten i2c_read to operate correctly with all types of chips
27 * (old function could not read consistent data from some I2C slaves).
28 * - Optimized i2c_write.
29 * - New i2c_probe, performs write access vs read. The old probe could
30 * hang the system under certain conditions (e.g. unconfigured pads).
31 * - The read/write/probe functions try to identify unconfigured bus.
32 * - Status functions now read irqstatus_raw as per TRM guidelines
33 * (except for OMAP243X and OMAP34XX).
34 * - Driver now supports up to I2C5 (OMAP5).
Hannes Petermaierd5885052014-02-03 21:22:18 +010035 *
Hannes Schmelzer7935f032015-05-28 15:41:12 +020036 * Copyright (c) 2014 Hannes Schmelzer <oe5hpm@oevsv.at>, B&R
Hannes Petermaierd5885052014-02-03 21:22:18 +010037 * - Added support for set_speed
38 *
wdenkf8062712005-01-09 23:16:25 +000039 */
40
Mugunthan V N560037b2016-07-18 15:11:01 +053041#include <dm.h>
Heiko Schocherf53f2b82013-10-22 11:03:18 +020042#include <i2c.h>
Simon Glass0f2af882020-05-10 11:40:05 -060043#include <log.h>
Simon Glassdbd79542020-05-10 11:40:11 -060044#include <linux/delay.h>
Simon Glassbdd5f812023-09-14 18:21:46 -060045#include <linux/printk.h>
wdenkcb99da52005-01-12 00:15:14 +000046
wdenkf8062712005-01-09 23:16:25 +000047#include <asm/io.h>
Jean-Jacques Hiblot58994fc2018-12-07 14:50:42 +010048#include <asm/omap_i2c.h>
wdenkf8062712005-01-09 23:16:25 +000049
Vignesh R3f51de32018-12-07 14:50:41 +010050/*
51 * Provide access to architecture-specific I2C header files for platforms
52 * that are NOT yet solely relying on CONFIG_DM_I2C, CONFIG_OF_CONTROL, and
53 * the defaults provided in 'omap24xx_i2c.h' for all U-Boot stages where I2C
54 * access is desired.
55 */
56#ifndef CONFIG_ARCH_K3
57#include <asm/arch/i2c.h>
58#endif
59
Steve Sakoman10acc712010-06-12 06:42:57 -070060#include "omap24xx_i2c.h"
61
Tom Rini49fbf672012-02-20 18:49:16 +000062#define I2C_TIMEOUT 1000
Steve Sakomane2bdc132010-07-19 20:31:55 -070063
Lubomir Popov4d98efd2013-06-01 06:44:38 +000064/* Absolutely safe for status update at 100 kHz I2C: */
65#define I2C_WAIT 200
66
Vignesh R3f51de32018-12-07 14:50:41 +010067enum {
Vignesh R3f51de32018-12-07 14:50:41 +010068 OMAP_I2C_REV_REG = 0, /* Only on IP V1 (OMAP34XX) */
69 OMAP_I2C_IE_REG, /* Only on IP V1 (OMAP34XX) */
70 OMAP_I2C_STAT_REG,
71 OMAP_I2C_WE_REG,
72 OMAP_I2C_SYSS_REG,
73 OMAP_I2C_BUF_REG,
74 OMAP_I2C_CNT_REG,
75 OMAP_I2C_DATA_REG,
76 OMAP_I2C_SYSC_REG,
77 OMAP_I2C_CON_REG,
78 OMAP_I2C_OA_REG,
79 OMAP_I2C_SA_REG,
80 OMAP_I2C_PSC_REG,
81 OMAP_I2C_SCLL_REG,
82 OMAP_I2C_SCLH_REG,
83 OMAP_I2C_SYSTEST_REG,
84 OMAP_I2C_BUFSTAT_REG,
85 /* Only on IP V2 (OMAP4430, etc.) */
86 OMAP_I2C_IP_V2_REVNB_LO,
87 OMAP_I2C_IP_V2_REVNB_HI,
88 OMAP_I2C_IP_V2_IRQSTATUS_RAW,
89 OMAP_I2C_IP_V2_IRQENABLE_SET,
90 OMAP_I2C_IP_V2_IRQENABLE_CLR,
91};
92
93static const u8 __maybe_unused reg_map_ip_v1[] = {
94 [OMAP_I2C_REV_REG] = 0x00,
95 [OMAP_I2C_IE_REG] = 0x04,
96 [OMAP_I2C_STAT_REG] = 0x08,
97 [OMAP_I2C_WE_REG] = 0x0c,
98 [OMAP_I2C_SYSS_REG] = 0x10,
99 [OMAP_I2C_BUF_REG] = 0x14,
100 [OMAP_I2C_CNT_REG] = 0x18,
101 [OMAP_I2C_DATA_REG] = 0x1c,
102 [OMAP_I2C_SYSC_REG] = 0x20,
103 [OMAP_I2C_CON_REG] = 0x24,
104 [OMAP_I2C_OA_REG] = 0x28,
105 [OMAP_I2C_SA_REG] = 0x2c,
106 [OMAP_I2C_PSC_REG] = 0x30,
107 [OMAP_I2C_SCLL_REG] = 0x34,
108 [OMAP_I2C_SCLH_REG] = 0x38,
109 [OMAP_I2C_SYSTEST_REG] = 0x3c,
110 [OMAP_I2C_BUFSTAT_REG] = 0x40,
111};
112
113static const u8 __maybe_unused reg_map_ip_v2[] = {
114 [OMAP_I2C_STAT_REG] = 0x28,
115 [OMAP_I2C_WE_REG] = 0x34,
116 [OMAP_I2C_SYSS_REG] = 0x90,
117 [OMAP_I2C_BUF_REG] = 0x94,
118 [OMAP_I2C_CNT_REG] = 0x98,
119 [OMAP_I2C_DATA_REG] = 0x9c,
120 [OMAP_I2C_SYSC_REG] = 0x10,
121 [OMAP_I2C_CON_REG] = 0xa4,
122 [OMAP_I2C_OA_REG] = 0xa8,
123 [OMAP_I2C_SA_REG] = 0xac,
124 [OMAP_I2C_PSC_REG] = 0xb0,
125 [OMAP_I2C_SCLL_REG] = 0xb4,
126 [OMAP_I2C_SCLH_REG] = 0xb8,
127 [OMAP_I2C_SYSTEST_REG] = 0xbc,
128 [OMAP_I2C_BUFSTAT_REG] = 0xc0,
129 [OMAP_I2C_IP_V2_REVNB_LO] = 0x00,
130 [OMAP_I2C_IP_V2_REVNB_HI] = 0x04,
131 [OMAP_I2C_IP_V2_IRQSTATUS_RAW] = 0x24,
132 [OMAP_I2C_IP_V2_IRQENABLE_SET] = 0x2c,
133 [OMAP_I2C_IP_V2_IRQENABLE_CLR] = 0x30,
134};
135
Mugunthan V N560037b2016-07-18 15:11:01 +0530136struct omap_i2c {
137 struct udevice *clk;
Vignesh R3f51de32018-12-07 14:50:41 +0100138 int ip_rev;
Mugunthan V N560037b2016-07-18 15:11:01 +0530139 struct i2c *regs;
140 unsigned int speed;
141 int waitdelay;
142 int clk_id;
143};
144
Vignesh R3f51de32018-12-07 14:50:41 +0100145static inline const u8 *omap_i2c_get_ip_reg_map(int ip_rev)
146{
147 switch (ip_rev) {
148 case OMAP_I2C_REV_V1:
149 return reg_map_ip_v1;
150 case OMAP_I2C_REV_V2:
151 /* Fall through... */
152 default:
153 return reg_map_ip_v2;
154 }
155}
156
157static inline void omap_i2c_write_reg(void __iomem *base, int ip_rev,
158 u16 val, int reg)
159{
160 writew(val, base + omap_i2c_get_ip_reg_map(ip_rev)[reg]);
161}
162
163static inline u16 omap_i2c_read_reg(void __iomem *base, int ip_rev, int reg)
164{
165 return readw(base + omap_i2c_get_ip_reg_map(ip_rev)[reg]);
166}
167
Hannes Petermaierd5885052014-02-03 21:22:18 +0100168static int omap24_i2c_findpsc(u32 *pscl, u32 *psch, uint speed)
wdenkf8062712005-01-09 23:16:25 +0000169{
Lukasz Majewski698a9ba2017-03-15 16:59:23 +0100170 unsigned long internal_clk = 0, fclk;
171 unsigned int prescaler;
Tom Rix03b2a742009-06-28 12:52:27 -0500172
Hannes Petermaierd5885052014-02-03 21:22:18 +0100173 /*
Lukasz Majewski698a9ba2017-03-15 16:59:23 +0100174 * This method is only called for Standard and Fast Mode speeds
175 *
176 * For some TI SoCs it is explicitly written in TRM (e,g, SPRUHZ6G,
177 * page 5685, Table 24-7)
178 * that the internal I2C clock (after prescaler) should be between
179 * 7-12 MHz (at least for Fast Mode (FS)).
180 *
181 * Such approach is used in v4.9 Linux kernel in:
182 * ./drivers/i2c/busses/i2c-omap.c (omap_i2c_init function).
Hannes Petermaierd5885052014-02-03 21:22:18 +0100183 */
Tom Rix03b2a742009-06-28 12:52:27 -0500184
Lukasz Majewski698a9ba2017-03-15 16:59:23 +0100185 speed /= 1000; /* convert speed to kHz */
Hannes Petermaierd5885052014-02-03 21:22:18 +0100186
Lukasz Majewski698a9ba2017-03-15 16:59:23 +0100187 if (speed > 100)
188 internal_clk = 9600;
189 else
190 internal_clk = 4000;
Hannes Petermaierd5885052014-02-03 21:22:18 +0100191
Lukasz Majewski698a9ba2017-03-15 16:59:23 +0100192 fclk = I2C_IP_CLK / 1000;
193 prescaler = fclk / internal_clk;
194 prescaler = prescaler - 1;
195
196 if (speed > 100) {
197 unsigned long scl;
198
199 /* Fast mode */
200 scl = internal_clk / speed;
201 *pscl = scl - (scl / 3) - I2C_FASTSPEED_SCLL_TRIM;
202 *psch = (scl / 3) - I2C_FASTSPEED_SCLH_TRIM;
203 } else {
204 /* Standard mode */
205 *pscl = internal_clk / (speed * 2) - I2C_FASTSPEED_SCLL_TRIM;
206 *psch = internal_clk / (speed * 2) - I2C_FASTSPEED_SCLH_TRIM;
Tom Rix03b2a742009-06-28 12:52:27 -0500207 }
Lukasz Majewski698a9ba2017-03-15 16:59:23 +0100208
209 debug("%s: speed [kHz]: %d psc: 0x%x sscl: 0x%x ssch: 0x%x\n",
210 __func__, speed, prescaler, *pscl, *psch);
211
212 if (*pscl <= 0 || *psch <= 0 || prescaler <= 0)
213 return -EINVAL;
214
215 return prescaler;
Hannes Petermaierd5885052014-02-03 21:22:18 +0100216}
Mugunthan V N38d943a2016-07-18 15:11:00 +0530217
218/*
219 * Wait for the bus to be free by checking the Bus Busy (BB)
220 * bit to become clear
221 */
Vignesh R3f51de32018-12-07 14:50:41 +0100222static int wait_for_bb(void __iomem *i2c_base, int ip_rev, int waitdelay)
Hannes Petermaierd5885052014-02-03 21:22:18 +0100223{
Mugunthan V N38d943a2016-07-18 15:11:00 +0530224 int timeout = I2C_TIMEOUT;
Vignesh R3f51de32018-12-07 14:50:41 +0100225 int irq_stat_reg;
Mugunthan V N38d943a2016-07-18 15:11:00 +0530226 u16 stat;
227
Vignesh R3f51de32018-12-07 14:50:41 +0100228 irq_stat_reg = (ip_rev == OMAP_I2C_REV_V1) ?
229 OMAP_I2C_STAT_REG : OMAP_I2C_IP_V2_IRQSTATUS_RAW;
230
231 /* clear current interrupts */
232 omap_i2c_write_reg(i2c_base, ip_rev, 0xFFFF, OMAP_I2C_STAT_REG);
233
234 while ((stat = omap_i2c_read_reg(i2c_base, ip_rev, irq_stat_reg) &
Mugunthan V N38d943a2016-07-18 15:11:00 +0530235 I2C_STAT_BB) && timeout--) {
Vignesh R3f51de32018-12-07 14:50:41 +0100236 omap_i2c_write_reg(i2c_base, ip_rev, stat, OMAP_I2C_STAT_REG);
Mugunthan V N38d943a2016-07-18 15:11:00 +0530237 udelay(waitdelay);
238 }
239
240 if (timeout <= 0) {
Vignesh R3f51de32018-12-07 14:50:41 +0100241 printf("Timed out in %s: status=%04x\n", __func__, stat);
Mugunthan V N38d943a2016-07-18 15:11:00 +0530242 return 1;
243 }
Vignesh R3f51de32018-12-07 14:50:41 +0100244
245 /* clear delayed stuff */
246 omap_i2c_write_reg(i2c_base, ip_rev, 0xFFFF, OMAP_I2C_STAT_REG);
Mugunthan V N38d943a2016-07-18 15:11:00 +0530247 return 0;
248}
249
250/*
251 * Wait for the I2C controller to complete current action
252 * and update status
253 */
Vignesh R3f51de32018-12-07 14:50:41 +0100254static u16 wait_for_event(void __iomem *i2c_base, int ip_rev, int waitdelay)
Mugunthan V N38d943a2016-07-18 15:11:00 +0530255{
256 u16 status;
257 int timeout = I2C_TIMEOUT;
Vignesh R3f51de32018-12-07 14:50:41 +0100258 int irq_stat_reg;
Mugunthan V N38d943a2016-07-18 15:11:00 +0530259
Vignesh R3f51de32018-12-07 14:50:41 +0100260 irq_stat_reg = (ip_rev == OMAP_I2C_REV_V1) ?
261 OMAP_I2C_STAT_REG : OMAP_I2C_IP_V2_IRQSTATUS_RAW;
Mugunthan V N38d943a2016-07-18 15:11:00 +0530262 do {
263 udelay(waitdelay);
Vignesh R3f51de32018-12-07 14:50:41 +0100264 status = omap_i2c_read_reg(i2c_base, ip_rev, irq_stat_reg);
Mugunthan V N38d943a2016-07-18 15:11:00 +0530265 } while (!(status &
266 (I2C_STAT_ROVR | I2C_STAT_XUDF | I2C_STAT_XRDY |
267 I2C_STAT_RRDY | I2C_STAT_ARDY | I2C_STAT_NACK |
268 I2C_STAT_AL)) && timeout--);
269
270 if (timeout <= 0) {
Vignesh R3f51de32018-12-07 14:50:41 +0100271 printf("Timed out in %s: status=%04x\n", __func__, status);
Mugunthan V N38d943a2016-07-18 15:11:00 +0530272 /*
273 * If status is still 0 here, probably the bus pads have
274 * not been configured for I2C, and/or pull-ups are missing.
275 */
276 printf("Check if pads/pull-ups of bus are properly configured\n");
Vignesh R3f51de32018-12-07 14:50:41 +0100277 omap_i2c_write_reg(i2c_base, ip_rev, 0xFFFF, OMAP_I2C_STAT_REG);
Mugunthan V N38d943a2016-07-18 15:11:00 +0530278 status = 0;
279 }
280
281 return status;
282}
283
Vignesh R3f51de32018-12-07 14:50:41 +0100284static void flush_fifo(void __iomem *i2c_base, int ip_rev)
Mugunthan V N38d943a2016-07-18 15:11:00 +0530285{
286 u16 stat;
287
288 /*
289 * note: if you try and read data when its not there or ready
290 * you get a bus error
291 */
292 while (1) {
Vignesh R3f51de32018-12-07 14:50:41 +0100293 stat = omap_i2c_read_reg(i2c_base, ip_rev, OMAP_I2C_STAT_REG);
Mugunthan V N38d943a2016-07-18 15:11:00 +0530294 if (stat == I2C_STAT_RRDY) {
Vignesh R3f51de32018-12-07 14:50:41 +0100295 omap_i2c_read_reg(i2c_base, ip_rev, OMAP_I2C_DATA_REG);
296 omap_i2c_write_reg(i2c_base, ip_rev,
297 I2C_STAT_RRDY, OMAP_I2C_STAT_REG);
Mugunthan V N38d943a2016-07-18 15:11:00 +0530298 udelay(1000);
299 } else
300 break;
301 }
302}
303
Vignesh R3f51de32018-12-07 14:50:41 +0100304static int __omap24_i2c_setspeed(void __iomem *i2c_base, int ip_rev, uint speed,
Mugunthan V N38d943a2016-07-18 15:11:00 +0530305 int *waitdelay)
306{
Hannes Petermaierd5885052014-02-03 21:22:18 +0100307 int psc, fsscll = 0, fssclh = 0;
308 int hsscll = 0, hssclh = 0;
309 u32 scll = 0, sclh = 0;
Tom Rix03b2a742009-06-28 12:52:27 -0500310
Simon Glassed0a60a2020-01-23 11:48:20 -0700311 if (speed >= I2C_SPEED_HIGH_RATE) {
Tom Rix03b2a742009-06-28 12:52:27 -0500312 /* High speed */
Hannes Petermaierd5885052014-02-03 21:22:18 +0100313 psc = I2C_IP_CLK / I2C_INTERNAL_SAMPLING_CLK;
314 psc -= 1;
315 if (psc < I2C_PSC_MIN) {
316 printf("Error : I2C unsupported prescaler %d\n", psc);
317 return -1;
318 }
Tom Rix03b2a742009-06-28 12:52:27 -0500319
320 /* For first phase of HS mode */
Hannes Petermaierd5885052014-02-03 21:22:18 +0100321 fsscll = I2C_INTERNAL_SAMPLING_CLK / (2 * speed);
322
323 fssclh = fsscll;
Tom Rix03b2a742009-06-28 12:52:27 -0500324
325 fsscll -= I2C_HIGHSPEED_PHASE_ONE_SCLL_TRIM;
326 fssclh -= I2C_HIGHSPEED_PHASE_ONE_SCLH_TRIM;
327 if (((fsscll < 0) || (fssclh < 0)) ||
328 ((fsscll > 255) || (fssclh > 255))) {
Andreas Müllera30293f2012-01-04 15:26:19 +0000329 puts("Error : I2C initializing first phase clock\n");
Hannes Petermaierd5885052014-02-03 21:22:18 +0100330 return -1;
Tom Rix03b2a742009-06-28 12:52:27 -0500331 }
332
333 /* For second phase of HS mode */
334 hsscll = hssclh = I2C_INTERNAL_SAMPLING_CLK / (2 * speed);
335
336 hsscll -= I2C_HIGHSPEED_PHASE_TWO_SCLL_TRIM;
337 hssclh -= I2C_HIGHSPEED_PHASE_TWO_SCLH_TRIM;
338 if (((fsscll < 0) || (fssclh < 0)) ||
339 ((fsscll > 255) || (fssclh > 255))) {
Andreas Müllera30293f2012-01-04 15:26:19 +0000340 puts("Error : I2C initializing second phase clock\n");
Hannes Petermaierd5885052014-02-03 21:22:18 +0100341 return -1;
Tom Rix03b2a742009-06-28 12:52:27 -0500342 }
343
344 scll = (unsigned int)hsscll << 8 | (unsigned int)fsscll;
345 sclh = (unsigned int)hssclh << 8 | (unsigned int)fssclh;
346
347 } else {
348 /* Standard and fast speed */
Hannes Petermaierd5885052014-02-03 21:22:18 +0100349 psc = omap24_i2c_findpsc(&scll, &sclh, speed);
350 if (0 > psc) {
Andreas Müllera30293f2012-01-04 15:26:19 +0000351 puts("Error : I2C initializing clock\n");
Hannes Petermaierd5885052014-02-03 21:22:18 +0100352 return -1;
Tom Rix03b2a742009-06-28 12:52:27 -0500353 }
Tom Rix03b2a742009-06-28 12:52:27 -0500354 }
wdenkf8062712005-01-09 23:16:25 +0000355
Vignesh R3f51de32018-12-07 14:50:41 +0100356 /* wait for 20 clkperiods */
357 *waitdelay = (10000000 / speed) * 2;
358
359 omap_i2c_write_reg(i2c_base, ip_rev, 0, OMAP_I2C_CON_REG);
360 omap_i2c_write_reg(i2c_base, ip_rev, psc, OMAP_I2C_PSC_REG);
361 omap_i2c_write_reg(i2c_base, ip_rev, scll, OMAP_I2C_SCLL_REG);
362 omap_i2c_write_reg(i2c_base, ip_rev, sclh, OMAP_I2C_SCLH_REG);
363 omap_i2c_write_reg(i2c_base, ip_rev, I2C_CON_EN, OMAP_I2C_CON_REG);
364
365 /* clear all pending status */
366 omap_i2c_write_reg(i2c_base, ip_rev, 0xFFFF, OMAP_I2C_STAT_REG);
Hannes Petermaierd5885052014-02-03 21:22:18 +0100367
368 return 0;
369}
Heiko Schocher0ecd6552014-06-30 09:12:09 +0200370
Vignesh R3f51de32018-12-07 14:50:41 +0100371static void omap24_i2c_deblock(void __iomem *i2c_base, int ip_rev)
Heiko Schocher0ecd6552014-06-30 09:12:09 +0200372{
Heiko Schocher0ecd6552014-06-30 09:12:09 +0200373 int i;
374 u16 systest;
375 u16 orgsystest;
376
377 /* set test mode ST_EN = 1 */
Vignesh R3f51de32018-12-07 14:50:41 +0100378 orgsystest = omap_i2c_read_reg(i2c_base, ip_rev, OMAP_I2C_SYSTEST_REG);
Heiko Schocher0ecd6552014-06-30 09:12:09 +0200379 systest = orgsystest;
Vignesh R3f51de32018-12-07 14:50:41 +0100380
Heiko Schocher0ecd6552014-06-30 09:12:09 +0200381 /* enable testmode */
382 systest |= I2C_SYSTEST_ST_EN;
Vignesh R3f51de32018-12-07 14:50:41 +0100383 omap_i2c_write_reg(i2c_base, ip_rev, systest, OMAP_I2C_SYSTEST_REG);
Heiko Schocher0ecd6552014-06-30 09:12:09 +0200384 systest &= ~I2C_SYSTEST_TMODE_MASK;
385 systest |= 3 << I2C_SYSTEST_TMODE_SHIFT;
Vignesh R3f51de32018-12-07 14:50:41 +0100386 omap_i2c_write_reg(i2c_base, ip_rev, systest, OMAP_I2C_SYSTEST_REG);
Heiko Schocher0ecd6552014-06-30 09:12:09 +0200387
388 /* set SCL, SDA = 1 */
389 systest |= I2C_SYSTEST_SCL_O | I2C_SYSTEST_SDA_O;
Vignesh R3f51de32018-12-07 14:50:41 +0100390 omap_i2c_write_reg(i2c_base, ip_rev, systest, OMAP_I2C_SYSTEST_REG);
Heiko Schocher0ecd6552014-06-30 09:12:09 +0200391 udelay(10);
392
393 /* toggle scl 9 clocks */
394 for (i = 0; i < 9; i++) {
395 /* SCL = 0 */
396 systest &= ~I2C_SYSTEST_SCL_O;
Vignesh R3f51de32018-12-07 14:50:41 +0100397 omap_i2c_write_reg(i2c_base, ip_rev,
398 systest, OMAP_I2C_SYSTEST_REG);
Heiko Schocher0ecd6552014-06-30 09:12:09 +0200399 udelay(10);
400 /* SCL = 1 */
401 systest |= I2C_SYSTEST_SCL_O;
Vignesh R3f51de32018-12-07 14:50:41 +0100402 omap_i2c_write_reg(i2c_base, ip_rev,
403 systest, OMAP_I2C_SYSTEST_REG);
Heiko Schocher0ecd6552014-06-30 09:12:09 +0200404 udelay(10);
405 }
406
407 /* send stop */
408 systest &= ~I2C_SYSTEST_SDA_O;
Vignesh R3f51de32018-12-07 14:50:41 +0100409 omap_i2c_write_reg(i2c_base, ip_rev, systest, OMAP_I2C_SYSTEST_REG);
Heiko Schocher0ecd6552014-06-30 09:12:09 +0200410 udelay(10);
411 systest |= I2C_SYSTEST_SCL_O | I2C_SYSTEST_SDA_O;
Vignesh R3f51de32018-12-07 14:50:41 +0100412 omap_i2c_write_reg(i2c_base, ip_rev, systest, OMAP_I2C_SYSTEST_REG);
Heiko Schocher0ecd6552014-06-30 09:12:09 +0200413 udelay(10);
414
415 /* restore original mode */
Vignesh R3f51de32018-12-07 14:50:41 +0100416 omap_i2c_write_reg(i2c_base, ip_rev, orgsystest, OMAP_I2C_SYSTEST_REG);
Heiko Schocher0ecd6552014-06-30 09:12:09 +0200417}
418
Vignesh R3f51de32018-12-07 14:50:41 +0100419static void __omap24_i2c_init(void __iomem *i2c_base, int ip_rev, int speed,
420 int slaveadd, int *waitdelay)
Hannes Petermaierd5885052014-02-03 21:22:18 +0100421{
Hannes Petermaierd5885052014-02-03 21:22:18 +0100422 int timeout = I2C_TIMEOUT;
Heiko Schocher0ecd6552014-06-30 09:12:09 +0200423 int deblock = 1;
Hannes Petermaierd5885052014-02-03 21:22:18 +0100424
Heiko Schocher0ecd6552014-06-30 09:12:09 +0200425retry:
Vignesh R3f51de32018-12-07 14:50:41 +0100426 if (omap_i2c_read_reg(i2c_base, ip_rev, OMAP_I2C_CON_REG) &
427 I2C_CON_EN) {
428 omap_i2c_write_reg(i2c_base, ip_rev, 0, OMAP_I2C_CON_REG);
Michael Jones4db67862011-07-27 14:01:55 -0400429 udelay(50000);
wdenkf8062712005-01-09 23:16:25 +0000430 }
431
Vignesh R3f51de32018-12-07 14:50:41 +0100432 /* for ES2 after soft reset */
433 omap_i2c_write_reg(i2c_base, ip_rev, 0x2, OMAP_I2C_SYSC_REG);
Tom Rini49fbf672012-02-20 18:49:16 +0000434 udelay(1000);
435
Vignesh R3f51de32018-12-07 14:50:41 +0100436 omap_i2c_write_reg(i2c_base, ip_rev, I2C_CON_EN, OMAP_I2C_CON_REG);
437 while (!(omap_i2c_read_reg(i2c_base, ip_rev, OMAP_I2C_SYSS_REG) &
438 I2C_SYSS_RDONE) && timeout--) {
Tom Rini49fbf672012-02-20 18:49:16 +0000439 if (timeout <= 0) {
440 puts("ERROR: Timeout in soft-reset\n");
441 return;
442 }
443 udelay(1000);
444 }
445
Vignesh R3f51de32018-12-07 14:50:41 +0100446 if (__omap24_i2c_setspeed(i2c_base, ip_rev, speed, waitdelay)) {
Hannes Petermaierd5885052014-02-03 21:22:18 +0100447 printf("ERROR: failed to setup I2C bus-speed!\n");
448 return;
449 }
Tom Rix03b2a742009-06-28 12:52:27 -0500450
wdenkf8062712005-01-09 23:16:25 +0000451 /* own address */
Vignesh R3f51de32018-12-07 14:50:41 +0100452 omap_i2c_write_reg(i2c_base, ip_rev, slaveadd, OMAP_I2C_OA_REG);
Hannes Petermaierd5885052014-02-03 21:22:18 +0100453
Vignesh R3f51de32018-12-07 14:50:41 +0100454 if (ip_rev == OMAP_I2C_REV_V1) {
455 /*
456 * Have to enable interrupts for OMAP2/3, these IPs don't have
457 * an 'irqstatus_raw' register and we shall have to poll 'stat'
458 */
459 omap_i2c_write_reg(i2c_base, ip_rev, I2C_IE_XRDY_IE |
460 I2C_IE_RRDY_IE | I2C_IE_ARDY_IE |
461 I2C_IE_NACK_IE | I2C_IE_AL_IE,
462 OMAP_I2C_IE_REG);
463 }
464
Michael Jones4db67862011-07-27 14:01:55 -0400465 udelay(1000);
Vignesh R3f51de32018-12-07 14:50:41 +0100466 flush_fifo(i2c_base, ip_rev);
467 omap_i2c_write_reg(i2c_base, ip_rev, 0xFFFF, OMAP_I2C_STAT_REG);
Heiko Schocher0ecd6552014-06-30 09:12:09 +0200468
469 /* Handle possible failed I2C state */
Vignesh R3f51de32018-12-07 14:50:41 +0100470 if (wait_for_bb(i2c_base, ip_rev, *waitdelay))
Heiko Schocher0ecd6552014-06-30 09:12:09 +0200471 if (deblock == 1) {
Vignesh R3f51de32018-12-07 14:50:41 +0100472 omap24_i2c_deblock(i2c_base, ip_rev);
Heiko Schocher0ecd6552014-06-30 09:12:09 +0200473 deblock = 0;
474 goto retry;
475 }
wdenkf8062712005-01-09 23:16:25 +0000476}
477
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000478/*
479 * i2c_probe: Use write access. Allows to identify addresses that are
480 * write-only (like the config register of dual-port EEPROMs)
481 */
Vignesh R3f51de32018-12-07 14:50:41 +0100482static int __omap24_i2c_probe(void __iomem *i2c_base, int ip_rev, int waitdelay,
483 uchar chip)
wdenkf8062712005-01-09 23:16:25 +0000484{
Tom Rini49fbf672012-02-20 18:49:16 +0000485 u16 status;
wdenkf8062712005-01-09 23:16:25 +0000486 int res = 1; /* default = fail */
487
Vignesh R3f51de32018-12-07 14:50:41 +0100488 if (chip == omap_i2c_read_reg(i2c_base, ip_rev, OMAP_I2C_OA_REG))
wdenkf8062712005-01-09 23:16:25 +0000489 return res;
wdenkf8062712005-01-09 23:16:25 +0000490
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000491 /* Wait until bus is free */
Vignesh R3f51de32018-12-07 14:50:41 +0100492 if (wait_for_bb(i2c_base, ip_rev, waitdelay))
Vincent Stehlé33205e32012-12-03 05:23:16 +0000493 return res;
wdenkf8062712005-01-09 23:16:25 +0000494
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000495 /* No data transfer, slave addr only */
Vignesh R3f51de32018-12-07 14:50:41 +0100496 omap_i2c_write_reg(i2c_base, ip_rev, chip, OMAP_I2C_SA_REG);
497
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000498 /* Stop bit needed here */
Vignesh R3f51de32018-12-07 14:50:41 +0100499 omap_i2c_write_reg(i2c_base, ip_rev, I2C_CON_EN | I2C_CON_MST |
500 I2C_CON_STT | I2C_CON_TRX | I2C_CON_STP,
501 OMAP_I2C_CON_REG);
Nick Thompson48f7ae42011-04-11 22:37:41 +0000502
Vignesh R3f51de32018-12-07 14:50:41 +0100503 status = wait_for_event(i2c_base, ip_rev, waitdelay);
Vincent Stehlé33205e32012-12-03 05:23:16 +0000504
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000505 if ((status & ~I2C_STAT_XRDY) == 0 || (status & I2C_STAT_AL)) {
506 /*
507 * With current high-level command implementation, notifying
508 * the user shall flood the console with 127 messages. If
509 * silent exit is desired upon unconfigured bus, remove the
510 * following 'if' section:
511 */
512 if (status == I2C_STAT_XRDY)
Mugunthan V N38d943a2016-07-18 15:11:00 +0530513 printf("i2c_probe: pads on bus probably not configured (status=0x%x)\n",
514 status);
Vincent Stehlé33205e32012-12-03 05:23:16 +0000515
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000516 goto pr_exit;
Tom Rini27eed8b2012-05-21 06:46:29 +0000517 }
Tom Rini49fbf672012-02-20 18:49:16 +0000518
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000519 /* Check for ACK (!NAK) */
520 if (!(status & I2C_STAT_NACK)) {
Hannes Petermaierd5885052014-02-03 21:22:18 +0100521 res = 0; /* Device found */
Mugunthan V N38d943a2016-07-18 15:11:00 +0530522 udelay(waitdelay);/* Required by AM335X in SPL */
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000523 /* Abort transfer (force idle state) */
Vignesh R3f51de32018-12-07 14:50:41 +0100524 omap_i2c_write_reg(i2c_base, ip_rev, I2C_CON_MST | I2C_CON_TRX,
525 OMAP_I2C_CON_REG); /* Reset */
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000526 udelay(1000);
Vignesh R3f51de32018-12-07 14:50:41 +0100527 omap_i2c_write_reg(i2c_base, ip_rev, I2C_CON_EN | I2C_CON_MST |
528 I2C_CON_TRX | I2C_CON_STP,
529 OMAP_I2C_CON_REG); /* STP */
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000530 }
Vignesh R3f51de32018-12-07 14:50:41 +0100531
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000532pr_exit:
Vignesh R3f51de32018-12-07 14:50:41 +0100533 flush_fifo(i2c_base, ip_rev);
534 omap_i2c_write_reg(i2c_base, ip_rev, 0xFFFF, OMAP_I2C_STAT_REG);
wdenkf8062712005-01-09 23:16:25 +0000535 return res;
536}
537
Aniket Limaye33f3b9d2025-04-22 15:49:50 +0530538#if !CONFIG_IS_ENABLED(DM_I2C)
539/*
540 * The legacy I2C functions. These need to get removed once
541 * all users of this driver are converted to DM.
542 */
543
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000544/*
545 * i2c_read: Function now uses a single I2C read transaction with bulk transfer
546 * of the requested number of bytes (note that the 'i2c md' command
Aniket Limayeca3cbd22025-04-22 15:49:49 +0530547 * limits this to 16 bytes anyway).
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000548 * Stop-Start (P-S) shall be used (some I2C chips do require a P-S).
549 * The address (reg offset) may be 0, 1 or 2 bytes long.
550 * Function now reads correctly from chips that return more than one
551 * byte of data per addressed register (like TI temperature sensors),
552 * or that do not need a register address at all (such as some clock
553 * distributors).
554 */
Vignesh R3f51de32018-12-07 14:50:41 +0100555static int __omap24_i2c_read(void __iomem *i2c_base, int ip_rev, int waitdelay,
556 uchar chip, uint addr, int alen, uchar *buffer,
557 int len)
wdenkf8062712005-01-09 23:16:25 +0000558{
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000559 int i2c_error = 0;
560 u16 status;
561
562 if (alen < 0) {
563 puts("I2C read: addr len < 0\n");
564 return 1;
565 }
Vignesh R3f51de32018-12-07 14:50:41 +0100566
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000567 if (len < 0) {
568 puts("I2C read: data len < 0\n");
569 return 1;
570 }
Vignesh R3f51de32018-12-07 14:50:41 +0100571
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000572 if (buffer == NULL) {
573 puts("I2C read: NULL pointer passed\n");
574 return 1;
575 }
wdenkf8062712005-01-09 23:16:25 +0000576
Ilya Yanokbe6c2e42012-06-08 03:12:09 +0000577 if (alen > 2) {
Tom Rini49fbf672012-02-20 18:49:16 +0000578 printf("I2C read: addr len %d not supported\n", alen);
wdenkf8062712005-01-09 23:16:25 +0000579 return 1;
580 }
581
Ilya Yanokbe6c2e42012-06-08 03:12:09 +0000582 if (addr + len > (1 << 16)) {
Tom Rini49fbf672012-02-20 18:49:16 +0000583 puts("I2C read: address out of range\n");
wdenkf8062712005-01-09 23:16:25 +0000584 return 1;
585 }
586
Guy Thouret51c27272016-03-11 16:23:41 +0000587#ifdef CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW
588 /*
589 * EEPROM chips that implement "address overflow" are ones
590 * like Catalyst 24WC04/08/16 which has 9/10/11 bits of
591 * address and the extra bits end up in the "chip address"
592 * bit slots. This makes a 24WC08 (1Kbyte) chip look like
593 * four 256 byte chips.
594 *
595 * Note that we consider the length of the address field to
596 * still be one byte because the extra address bits are
597 * hidden in the chip address.
598 */
599 if (alen > 0)
600 chip |= ((addr >> (alen * 8)) &
601 CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW);
602#endif
603
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000604 /* Wait until bus not busy */
Vignesh R3f51de32018-12-07 14:50:41 +0100605 if (wait_for_bb(i2c_base, ip_rev, waitdelay))
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000606 return 1;
607
608 /* Zero, one or two bytes reg address (offset) */
Vignesh R3f51de32018-12-07 14:50:41 +0100609 omap_i2c_write_reg(i2c_base, ip_rev, alen, OMAP_I2C_CNT_REG);
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000610 /* Set slave address */
Vignesh R3f51de32018-12-07 14:50:41 +0100611 omap_i2c_write_reg(i2c_base, ip_rev, chip, OMAP_I2C_SA_REG);
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000612
613 if (alen) {
614 /* Must write reg offset first */
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000615 /* Stop - Start (P-S) */
Vignesh R3f51de32018-12-07 14:50:41 +0100616 omap_i2c_write_reg(i2c_base, ip_rev, I2C_CON_EN | I2C_CON_MST |
617 I2C_CON_STT | I2C_CON_STP | I2C_CON_TRX,
618 OMAP_I2C_CON_REG);
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000619 /* Send register offset */
620 while (1) {
Vignesh R3f51de32018-12-07 14:50:41 +0100621 status = wait_for_event(i2c_base, ip_rev, waitdelay);
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000622 /* Try to identify bus that is not padconf'd for I2C */
623 if (status == I2C_STAT_XRDY) {
624 i2c_error = 2;
Mugunthan V N38d943a2016-07-18 15:11:00 +0530625 printf("i2c_read (addr phase): pads on bus probably not configured (status=0x%x)\n",
626 status);
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000627 goto rd_exit;
628 }
Hannes Petermaierd5885052014-02-03 21:22:18 +0100629 if (status == 0 || (status & I2C_STAT_NACK)) {
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000630 i2c_error = 1;
631 printf("i2c_read: error waiting for addr ACK (status=0x%x)\n",
632 status);
633 goto rd_exit;
634 }
635 if (alen) {
636 if (status & I2C_STAT_XRDY) {
Vignesh R3f51de32018-12-07 14:50:41 +0100637 u8 addr_byte;
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000638 alen--;
Vignesh R3f51de32018-12-07 14:50:41 +0100639 addr_byte = (addr >> (8 * alen)) & 0xff;
640 omap_i2c_write_reg(i2c_base, ip_rev,
641 addr_byte,
642 OMAP_I2C_DATA_REG);
643 omap_i2c_write_reg(i2c_base, ip_rev,
644 I2C_STAT_XRDY,
645 OMAP_I2C_STAT_REG);
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000646 }
647 }
648 if (status & I2C_STAT_ARDY) {
Vignesh R3f51de32018-12-07 14:50:41 +0100649 omap_i2c_write_reg(i2c_base, ip_rev,
650 I2C_STAT_ARDY,
651 OMAP_I2C_STAT_REG);
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000652 break;
653 }
wdenkf8062712005-01-09 23:16:25 +0000654 }
655 }
Vignesh R3f51de32018-12-07 14:50:41 +0100656
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000657 /* Set slave address */
Vignesh R3f51de32018-12-07 14:50:41 +0100658 omap_i2c_write_reg(i2c_base, ip_rev, chip, OMAP_I2C_SA_REG);
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000659 /* Read len bytes from slave */
Vignesh R3f51de32018-12-07 14:50:41 +0100660 omap_i2c_write_reg(i2c_base, ip_rev, len, OMAP_I2C_CNT_REG);
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000661 /* Need stop bit here */
Vignesh R3f51de32018-12-07 14:50:41 +0100662 omap_i2c_write_reg(i2c_base, ip_rev, I2C_CON_EN | I2C_CON_MST |
663 I2C_CON_STT | I2C_CON_STP, OMAP_I2C_CON_REG);
wdenkf8062712005-01-09 23:16:25 +0000664
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000665 /* Receive data */
666 while (1) {
Vignesh R3f51de32018-12-07 14:50:41 +0100667 status = wait_for_event(i2c_base, ip_rev, waitdelay);
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000668 /*
669 * Try to identify bus that is not padconf'd for I2C. This
670 * state could be left over from previous transactions if
671 * the address phase is skipped due to alen=0.
672 */
673 if (status == I2C_STAT_XRDY) {
674 i2c_error = 2;
Mugunthan V N38d943a2016-07-18 15:11:00 +0530675 printf("i2c_read (data phase): pads on bus probably not configured (status=0x%x)\n",
676 status);
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000677 goto rd_exit;
678 }
Hannes Petermaierd5885052014-02-03 21:22:18 +0100679 if (status == 0 || (status & I2C_STAT_NACK)) {
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000680 i2c_error = 1;
681 goto rd_exit;
682 }
683 if (status & I2C_STAT_RRDY) {
Vignesh R3f51de32018-12-07 14:50:41 +0100684 *buffer++ = omap_i2c_read_reg(i2c_base, ip_rev,
685 OMAP_I2C_DATA_REG);
686 omap_i2c_write_reg(i2c_base, ip_rev,
687 I2C_STAT_RRDY, OMAP_I2C_STAT_REG);
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000688 }
689 if (status & I2C_STAT_ARDY) {
Vignesh R3f51de32018-12-07 14:50:41 +0100690 omap_i2c_write_reg(i2c_base, ip_rev,
691 I2C_STAT_ARDY, OMAP_I2C_STAT_REG);
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000692 break;
693 }
694 }
695
696rd_exit:
Vignesh R3f51de32018-12-07 14:50:41 +0100697 flush_fifo(i2c_base, ip_rev);
698 omap_i2c_write_reg(i2c_base, ip_rev, 0xFFFF, OMAP_I2C_STAT_REG);
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000699 return i2c_error;
wdenkf8062712005-01-09 23:16:25 +0000700}
701
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000702/* i2c_write: Address (reg offset) may be 0, 1 or 2 bytes long. */
Vignesh R3f51de32018-12-07 14:50:41 +0100703static int __omap24_i2c_write(void __iomem *i2c_base, int ip_rev, int waitdelay,
704 uchar chip, uint addr, int alen, uchar *buffer,
705 int len)
wdenkf8062712005-01-09 23:16:25 +0000706{
Tom Rini49fbf672012-02-20 18:49:16 +0000707 int i;
708 u16 status;
709 int i2c_error = 0;
Hannes Petermaierd5885052014-02-03 21:22:18 +0100710 int timeout = I2C_TIMEOUT;
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000711
712 if (alen < 0) {
713 puts("I2C write: addr len < 0\n");
714 return 1;
715 }
716
717 if (len < 0) {
718 puts("I2C write: data len < 0\n");
719 return 1;
720 }
721
722 if (buffer == NULL) {
723 puts("I2C write: NULL pointer passed\n");
724 return 1;
725 }
wdenkf8062712005-01-09 23:16:25 +0000726
Ilya Yanokbe6c2e42012-06-08 03:12:09 +0000727 if (alen > 2) {
Tom Rini49fbf672012-02-20 18:49:16 +0000728 printf("I2C write: addr len %d not supported\n", alen);
wdenkf8062712005-01-09 23:16:25 +0000729 return 1;
Tom Rini49fbf672012-02-20 18:49:16 +0000730 }
wdenkf8062712005-01-09 23:16:25 +0000731
Ilya Yanokbe6c2e42012-06-08 03:12:09 +0000732 if (addr + len > (1 << 16)) {
Tom Rini49fbf672012-02-20 18:49:16 +0000733 printf("I2C write: address 0x%x + 0x%x out of range\n",
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000734 addr, len);
wdenkf8062712005-01-09 23:16:25 +0000735 return 1;
736 }
737
Guy Thouret51c27272016-03-11 16:23:41 +0000738#ifdef CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW
739 /*
740 * EEPROM chips that implement "address overflow" are ones
741 * like Catalyst 24WC04/08/16 which has 9/10/11 bits of
742 * address and the extra bits end up in the "chip address"
743 * bit slots. This makes a 24WC08 (1Kbyte) chip look like
744 * four 256 byte chips.
745 *
746 * Note that we consider the length of the address field to
747 * still be one byte because the extra address bits are
748 * hidden in the chip address.
749 */
750 if (alen > 0)
751 chip |= ((addr >> (alen * 8)) &
752 CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW);
753#endif
754
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000755 /* Wait until bus not busy */
Vignesh R3f51de32018-12-07 14:50:41 +0100756 if (wait_for_bb(i2c_base, ip_rev, waitdelay))
Vincent Stehlé33205e32012-12-03 05:23:16 +0000757 return 1;
Michael Jonesbb54d572011-09-04 14:01:55 -0400758
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000759 /* Start address phase - will write regoffset + len bytes data */
Vignesh R3f51de32018-12-07 14:50:41 +0100760 omap_i2c_write_reg(i2c_base, ip_rev, alen + len, OMAP_I2C_CNT_REG);
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000761 /* Set slave address */
Vignesh R3f51de32018-12-07 14:50:41 +0100762 omap_i2c_write_reg(i2c_base, ip_rev, chip, OMAP_I2C_SA_REG);
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000763 /* Stop bit needed here */
Vignesh R3f51de32018-12-07 14:50:41 +0100764 omap_i2c_write_reg(i2c_base, ip_rev, I2C_CON_EN | I2C_CON_MST |
765 I2C_CON_STT | I2C_CON_TRX | I2C_CON_STP,
766 OMAP_I2C_CON_REG);
Michael Jonesbb54d572011-09-04 14:01:55 -0400767
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000768 while (alen) {
769 /* Must write reg offset (one or two bytes) */
Vignesh R3f51de32018-12-07 14:50:41 +0100770 status = wait_for_event(i2c_base, ip_rev, waitdelay);
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000771 /* Try to identify bus that is not padconf'd for I2C */
772 if (status == I2C_STAT_XRDY) {
773 i2c_error = 2;
Mugunthan V N38d943a2016-07-18 15:11:00 +0530774 printf("i2c_write: pads on bus probably not configured (status=0x%x)\n",
775 status);
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000776 goto wr_exit;
777 }
Hannes Petermaierd5885052014-02-03 21:22:18 +0100778 if (status == 0 || (status & I2C_STAT_NACK)) {
Tom Rini49fbf672012-02-20 18:49:16 +0000779 i2c_error = 1;
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000780 printf("i2c_write: error waiting for addr ACK (status=0x%x)\n",
781 status);
782 goto wr_exit;
Tom Rini49fbf672012-02-20 18:49:16 +0000783 }
Tom Rini49fbf672012-02-20 18:49:16 +0000784 if (status & I2C_STAT_XRDY) {
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000785 alen--;
Vignesh R3f51de32018-12-07 14:50:41 +0100786 omap_i2c_write_reg(i2c_base, ip_rev,
787 (addr >> (8 * alen)) & 0xff,
788 OMAP_I2C_DATA_REG);
789 omap_i2c_write_reg(i2c_base, ip_rev,
790 I2C_STAT_XRDY, OMAP_I2C_STAT_REG);
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000791 } else {
792 i2c_error = 1;
793 printf("i2c_write: bus not ready for addr Tx (status=0x%x)\n",
794 status);
795 goto wr_exit;
796 }
797 }
Vignesh R3f51de32018-12-07 14:50:41 +0100798
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000799 /* Address phase is over, now write data */
800 for (i = 0; i < len; i++) {
Vignesh R3f51de32018-12-07 14:50:41 +0100801 status = wait_for_event(i2c_base, ip_rev, waitdelay);
Hannes Petermaierd5885052014-02-03 21:22:18 +0100802 if (status == 0 || (status & I2C_STAT_NACK)) {
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000803 i2c_error = 1;
804 printf("i2c_write: error waiting for data ACK (status=0x%x)\n",
805 status);
806 goto wr_exit;
807 }
808 if (status & I2C_STAT_XRDY) {
Vignesh R3f51de32018-12-07 14:50:41 +0100809 omap_i2c_write_reg(i2c_base, ip_rev,
810 buffer[i], OMAP_I2C_DATA_REG);
811 omap_i2c_write_reg(i2c_base, ip_rev,
812 I2C_STAT_XRDY, OMAP_I2C_STAT_REG);
Tom Rini49fbf672012-02-20 18:49:16 +0000813 } else {
814 i2c_error = 1;
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000815 printf("i2c_write: bus not ready for data Tx (i=%d)\n",
816 i);
817 goto wr_exit;
Patil, Rachnaa9e18c22012-01-22 23:44:12 +0000818 }
819 }
Vignesh R3f51de32018-12-07 14:50:41 +0100820
Hannes Petermaierd5885052014-02-03 21:22:18 +0100821 /*
822 * poll ARDY bit for making sure that last byte really has been
823 * transferred on the bus.
824 */
825 do {
Vignesh R3f51de32018-12-07 14:50:41 +0100826 status = wait_for_event(i2c_base, ip_rev, waitdelay);
Hannes Petermaierd5885052014-02-03 21:22:18 +0100827 } while (!(status & I2C_STAT_ARDY) && timeout--);
828 if (timeout <= 0)
829 printf("i2c_write: timed out writig last byte!\n");
Patil, Rachnaa9e18c22012-01-22 23:44:12 +0000830
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000831wr_exit:
Vignesh R3f51de32018-12-07 14:50:41 +0100832 flush_fifo(i2c_base, ip_rev);
833 omap_i2c_write_reg(i2c_base, ip_rev, 0xFFFF, OMAP_I2C_STAT_REG);
Tom Rini49fbf672012-02-20 18:49:16 +0000834 return i2c_error;
wdenkf8062712005-01-09 23:16:25 +0000835}
836
Vignesh R3f51de32018-12-07 14:50:41 +0100837static void __iomem *omap24_get_base(struct i2c_adapter *adap)
Dirk Behme7a8f6572009-11-02 20:36:26 +0100838{
Heiko Schocherf53f2b82013-10-22 11:03:18 +0200839 switch (adap->hwadapnr) {
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000840 case 0:
Vignesh R3f51de32018-12-07 14:50:41 +0100841 return (void __iomem *)I2C_BASE1;
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000842 break;
843 case 1:
Vignesh R3f51de32018-12-07 14:50:41 +0100844 return (void __iomem *)I2C_BASE2;
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000845 break;
Adam Ford73010ab2017-08-11 06:39:13 -0500846#if (CONFIG_SYS_I2C_BUS_MAX > 2)
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000847 case 2:
Vignesh R3f51de32018-12-07 14:50:41 +0100848 return (void __iomem *)I2C_BASE3;
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000849 break;
Adam Ford73010ab2017-08-11 06:39:13 -0500850#if (CONFIG_SYS_I2C_BUS_MAX > 3)
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000851 case 3:
Vignesh R3f51de32018-12-07 14:50:41 +0100852 return (void __iomem *)I2C_BASE4;
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000853 break;
Adam Ford73010ab2017-08-11 06:39:13 -0500854#if (CONFIG_SYS_I2C_BUS_MAX > 4)
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000855 case 4:
Vignesh R3f51de32018-12-07 14:50:41 +0100856 return (void __iomem *)I2C_BASE5;
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000857 break;
Koen Kooi584ff5f2012-08-08 00:57:35 +0000858#endif
Dirk Behme7a8f6572009-11-02 20:36:26 +0100859#endif
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000860#endif
Heiko Schocherf53f2b82013-10-22 11:03:18 +0200861 default:
862 printf("wrong hwadapnr: %d\n", adap->hwadapnr);
863 break;
Lubomir Popov4d98efd2013-06-01 06:44:38 +0000864 }
Vignesh R3f51de32018-12-07 14:50:41 +0100865
Heiko Schocherf53f2b82013-10-22 11:03:18 +0200866 return NULL;
867}
Dirk Behme7a8f6572009-11-02 20:36:26 +0100868
Vignesh R3f51de32018-12-07 14:50:41 +0100869static int omap24_get_ip_rev(void)
870{
871#ifdef CONFIG_OMAP34XX
872 return OMAP_I2C_REV_V1;
873#else
874 return OMAP_I2C_REV_V2;
875#endif
876}
Mugunthan V N38d943a2016-07-18 15:11:00 +0530877
878static int omap24_i2c_read(struct i2c_adapter *adap, uchar chip, uint addr,
879 int alen, uchar *buffer, int len)
880{
Vignesh R3f51de32018-12-07 14:50:41 +0100881 void __iomem *i2c_base = omap24_get_base(adap);
882 int ip_rev = omap24_get_ip_rev();
Mugunthan V N38d943a2016-07-18 15:11:00 +0530883
Vignesh R3f51de32018-12-07 14:50:41 +0100884 return __omap24_i2c_read(i2c_base, ip_rev, adap->waitdelay, chip, addr,
Mugunthan V N38d943a2016-07-18 15:11:00 +0530885 alen, buffer, len);
886}
887
Mugunthan V N38d943a2016-07-18 15:11:00 +0530888static int omap24_i2c_write(struct i2c_adapter *adap, uchar chip, uint addr,
889 int alen, uchar *buffer, int len)
890{
Vignesh R3f51de32018-12-07 14:50:41 +0100891 void __iomem *i2c_base = omap24_get_base(adap);
892 int ip_rev = omap24_get_ip_rev();
Mugunthan V N38d943a2016-07-18 15:11:00 +0530893
Vignesh R3f51de32018-12-07 14:50:41 +0100894 return __omap24_i2c_write(i2c_base, ip_rev, adap->waitdelay, chip, addr,
Mugunthan V N38d943a2016-07-18 15:11:00 +0530895 alen, buffer, len);
896}
897
898static uint omap24_i2c_setspeed(struct i2c_adapter *adap, uint speed)
899{
Vignesh R3f51de32018-12-07 14:50:41 +0100900 void __iomem *i2c_base = omap24_get_base(adap);
901 int ip_rev = omap24_get_ip_rev();
Mugunthan V N38d943a2016-07-18 15:11:00 +0530902 int ret;
903
Vignesh R3f51de32018-12-07 14:50:41 +0100904 ret = __omap24_i2c_setspeed(i2c_base, ip_rev, speed, &adap->waitdelay);
Mugunthan V N38d943a2016-07-18 15:11:00 +0530905 if (ret) {
Masahiro Yamada81e10422017-09-16 14:10:41 +0900906 pr_err("%s: set i2c speed failed\n", __func__);
Mugunthan V N38d943a2016-07-18 15:11:00 +0530907 return ret;
908 }
909
910 adap->speed = speed;
911
912 return 0;
913}
914
915static void omap24_i2c_init(struct i2c_adapter *adap, int speed, int slaveadd)
916{
Vignesh R3f51de32018-12-07 14:50:41 +0100917 void __iomem *i2c_base = omap24_get_base(adap);
918 int ip_rev = omap24_get_ip_rev();
Mugunthan V N38d943a2016-07-18 15:11:00 +0530919
Vignesh R3f51de32018-12-07 14:50:41 +0100920 return __omap24_i2c_init(i2c_base, ip_rev, speed, slaveadd,
921 &adap->waitdelay);
Mugunthan V N38d943a2016-07-18 15:11:00 +0530922}
923
924static int omap24_i2c_probe(struct i2c_adapter *adap, uchar chip)
925{
Vignesh R3f51de32018-12-07 14:50:41 +0100926 void __iomem *i2c_base = omap24_get_base(adap);
927 int ip_rev = omap24_get_ip_rev();
Mugunthan V N38d943a2016-07-18 15:11:00 +0530928
Vignesh R3f51de32018-12-07 14:50:41 +0100929 return __omap24_i2c_probe(i2c_base, ip_rev, adap->waitdelay, chip);
Mugunthan V N38d943a2016-07-18 15:11:00 +0530930}
931
Heiko Schocherf53f2b82013-10-22 11:03:18 +0200932U_BOOT_I2C_ADAP_COMPLETE(omap24_0, omap24_i2c_init, omap24_i2c_probe,
Hannes Petermaierd5885052014-02-03 21:22:18 +0100933 omap24_i2c_read, omap24_i2c_write, omap24_i2c_setspeed,
Tom Rinia7a9bc02021-08-18 23:12:29 -0400934 CONFIG_SYS_I2C_SPEED,
935 CONFIG_SYS_I2C_SLAVE,
Heiko Schocherf53f2b82013-10-22 11:03:18 +0200936 0)
937U_BOOT_I2C_ADAP_COMPLETE(omap24_1, omap24_i2c_init, omap24_i2c_probe,
Hannes Petermaierd5885052014-02-03 21:22:18 +0100938 omap24_i2c_read, omap24_i2c_write, omap24_i2c_setspeed,
Tom Rinia7a9bc02021-08-18 23:12:29 -0400939 CONFIG_SYS_I2C_SPEED,
940 CONFIG_SYS_I2C_SLAVE,
Heiko Schocherf53f2b82013-10-22 11:03:18 +0200941 1)
Vignesh R3f51de32018-12-07 14:50:41 +0100942
Adam Ford73010ab2017-08-11 06:39:13 -0500943#if (CONFIG_SYS_I2C_BUS_MAX > 2)
Heiko Schocherf53f2b82013-10-22 11:03:18 +0200944U_BOOT_I2C_ADAP_COMPLETE(omap24_2, omap24_i2c_init, omap24_i2c_probe,
945 omap24_i2c_read, omap24_i2c_write, NULL,
Tom Rinia7a9bc02021-08-18 23:12:29 -0400946 CONFIG_SYS_I2C_SPEED,
947 CONFIG_SYS_I2C_SLAVE,
Heiko Schocherf53f2b82013-10-22 11:03:18 +0200948 2)
Adam Ford73010ab2017-08-11 06:39:13 -0500949#if (CONFIG_SYS_I2C_BUS_MAX > 3)
Heiko Schocherf53f2b82013-10-22 11:03:18 +0200950U_BOOT_I2C_ADAP_COMPLETE(omap24_3, omap24_i2c_init, omap24_i2c_probe,
951 omap24_i2c_read, omap24_i2c_write, NULL,
Tom Rinia7a9bc02021-08-18 23:12:29 -0400952 CONFIG_SYS_I2C_SPEED,
953 CONFIG_SYS_I2C_SLAVE,
Heiko Schocherf53f2b82013-10-22 11:03:18 +0200954 3)
Adam Ford73010ab2017-08-11 06:39:13 -0500955#if (CONFIG_SYS_I2C_BUS_MAX > 4)
Heiko Schocherf53f2b82013-10-22 11:03:18 +0200956U_BOOT_I2C_ADAP_COMPLETE(omap24_4, omap24_i2c_init, omap24_i2c_probe,
957 omap24_i2c_read, omap24_i2c_write, NULL,
Tom Rinia7a9bc02021-08-18 23:12:29 -0400958 CONFIG_SYS_I2C_SPEED,
959 CONFIG_SYS_I2C_SLAVE,
Heiko Schocherf53f2b82013-10-22 11:03:18 +0200960 4)
961#endif
962#endif
963#endif
Mugunthan V N560037b2016-07-18 15:11:01 +0530964
965#else /* CONFIG_DM_I2C */
966
Aniket Limaye33f3b9d2025-04-22 15:49:50 +0530967static int __omap24_i2c_xfer_msg(void __iomem *i2c_base, int ip_rev, int waitdelay,
968 uchar chip, uchar *buffer, int len, u16 i2c_con_reg)
969{
970 int i;
971 u16 status;
972 int i2c_error = 0;
973 int timeout = I2C_TIMEOUT;
974
975 if (len < 0) {
976 printf("%s: data len < 0\n", __func__);
977 return -EINVAL;
978 }
979
980 if (!buffer) {
981 printf("%s: NULL pointer passed\n", __func__);
982 return -EINVAL;
983 }
984
985 if (!(i2c_con_reg & I2C_CON_EN)) {
986 printf("%s: I2C_CON_EN not set\n", __func__);
987 return -EINVAL;
988 }
989
990 /* Set slave address */
991 omap_i2c_write_reg(i2c_base, ip_rev, chip, OMAP_I2C_SA_REG);
992 /* Read/Write len bytes data */
993 omap_i2c_write_reg(i2c_base, ip_rev, len, OMAP_I2C_CNT_REG);
994 /* Configure the I2C_CON register */
995 omap_i2c_write_reg(i2c_base, ip_rev, i2c_con_reg, OMAP_I2C_CON_REG);
996
997 /* read/write data bytewise */
998 for (i = 0; i < len; i++) {
999 status = wait_for_event(i2c_base, ip_rev, waitdelay);
1000 /* Ignore I2C_STAT_RRDY in transmitter mode */
1001 if (i2c_con_reg & I2C_CON_TRX)
1002 status &= ~I2C_STAT_RRDY;
1003 else
1004 status &= ~I2C_STAT_XRDY;
1005
1006 /* Try to identify bus that is not padconf'd for I2C */
1007 if (status == I2C_STAT_XRDY) {
1008 i2c_error = -EREMOTEIO;
1009 printf("%s: pads on bus probably not configured (status=0x%x)\n",
1010 __func__, status);
1011 goto xfer_exit;
1012 }
1013 if (status == 0 || (status & I2C_STAT_NACK)) {
1014 i2c_error = -EREMOTEIO;
1015 printf("%s: error waiting for ACK (status=0x%x)\n",
1016 __func__, status);
1017 goto xfer_exit;
1018 }
1019 if (status & I2C_STAT_XRDY) {
1020 /* Transmit data */
1021 omap_i2c_write_reg(i2c_base, ip_rev,
1022 buffer[i], OMAP_I2C_DATA_REG);
1023 omap_i2c_write_reg(i2c_base, ip_rev,
1024 I2C_STAT_XRDY, OMAP_I2C_STAT_REG);
1025 }
1026 if (status & I2C_STAT_RRDY) {
1027 /* Receive data */
1028 *buffer++ = omap_i2c_read_reg(i2c_base, ip_rev,
1029 OMAP_I2C_DATA_REG);
1030 omap_i2c_write_reg(i2c_base, ip_rev,
1031 I2C_STAT_RRDY, OMAP_I2C_STAT_REG);
1032 }
1033 }
1034
1035 /*
1036 * poll ARDY bit for making sure that last byte really has been
1037 * transferred on the bus.
1038 */
1039 do {
1040 status = wait_for_event(i2c_base, ip_rev, waitdelay);
1041 } while (!(status & I2C_STAT_ARDY) && timeout--);
1042 if (timeout <= 0) {
1043 printf("%s: timed out on last byte!\n", __func__);
1044 i2c_error = -EREMOTEIO;
1045 goto xfer_exit;
1046 } else {
1047 omap_i2c_write_reg(i2c_base, ip_rev, I2C_STAT_ARDY, OMAP_I2C_STAT_REG);
1048 }
1049
1050 /* If Stop bit set, flush FIFO. */
1051 if (i2c_con_reg & I2C_CON_STP)
1052 goto xfer_exit;
1053
1054 return 0;
1055
1056xfer_exit:
1057 flush_fifo(i2c_base, ip_rev);
1058 omap_i2c_write_reg(i2c_base, ip_rev, 0xFFFF, OMAP_I2C_STAT_REG);
1059 return i2c_error;
1060}
1061
Mugunthan V N560037b2016-07-18 15:11:01 +05301062static int omap_i2c_xfer(struct udevice *bus, struct i2c_msg *msg, int nmsgs)
1063{
1064 struct omap_i2c *priv = dev_get_priv(bus);
1065 int ret;
Aniket Limaye33f3b9d2025-04-22 15:49:50 +05301066 u16 i2c_con_reg = 0;
Mugunthan V N560037b2016-07-18 15:11:01 +05301067
Aniket Limaye33f3b9d2025-04-22 15:49:50 +05301068 debug("%s: %d messages\n", __func__, nmsgs);
Aniket Limaye7008f722025-04-22 15:49:51 +05301069 for (int i = 0; i < nmsgs; i++, msg++) {
1070 /*
1071 * If previous msg sent a Stop or if this is the first msg
1072 * Wait until bus not busy
1073 */
1074 if ((i2c_con_reg & I2C_CON_STP) || (i == 0))
1075 if (wait_for_bb(priv->regs, priv->ip_rev, priv->waitdelay))
1076 return -EREMOTEIO;
Aniket Limaye33f3b9d2025-04-22 15:49:50 +05301077
Aniket Limaye7008f722025-04-22 15:49:51 +05301078 /* Set Controller mode with Start bit */
1079 i2c_con_reg = I2C_CON_EN | I2C_CON_MST | I2C_CON_STT;
Aniket Limaye33f3b9d2025-04-22 15:49:50 +05301080 /* Set Transmitter/Receiver mode if it is a write/read msg */
1081 if (msg->flags & I2C_M_RD)
1082 i2c_con_reg &= ~I2C_CON_TRX;
1083 else
1084 i2c_con_reg |= I2C_CON_TRX;
Aniket Limaye7008f722025-04-22 15:49:51 +05301085 /* Send Stop condition (P) by default */
1086 if (!IS_ENABLED(CONFIG_SYS_I2C_OMAP24XX_REPEATED_START))
1087 i2c_con_reg |= I2C_CON_STP;
1088 /* Send Stop if explicitly requested or if this is the last msg */
1089 if ((msg->flags & I2C_M_STOP) || (i == nmsgs - 1))
1090 i2c_con_reg |= I2C_CON_STP;
Aniket Limaye33f3b9d2025-04-22 15:49:50 +05301091
1092 debug("%s: chip=0x%x, len=0x%x, i2c_con_reg=0x%x\n",
1093 __func__, msg->addr, msg->len, i2c_con_reg);
1094
1095 ret = __omap24_i2c_xfer_msg(priv->regs, priv->ip_rev, priv->waitdelay,
1096 msg->addr, msg->buf, msg->len,
1097 i2c_con_reg);
1098 if (ret) {
1099 printf("%s: errored out at msg %d: %d\n", __func__, i, ret);
1100 return ret;
Mugunthan V N560037b2016-07-18 15:11:01 +05301101 }
1102 }
1103
1104 return 0;
1105}
1106
1107static int omap_i2c_set_bus_speed(struct udevice *bus, unsigned int speed)
1108{
1109 struct omap_i2c *priv = dev_get_priv(bus);
1110
1111 priv->speed = speed;
1112
Vignesh R3f51de32018-12-07 14:50:41 +01001113 return __omap24_i2c_setspeed(priv->regs, priv->ip_rev, speed,
1114 &priv->waitdelay);
Mugunthan V N560037b2016-07-18 15:11:01 +05301115}
1116
1117static int omap_i2c_probe_chip(struct udevice *bus, uint chip_addr,
1118 uint chip_flags)
1119{
1120 struct omap_i2c *priv = dev_get_priv(bus);
1121
Vignesh R3f51de32018-12-07 14:50:41 +01001122 return __omap24_i2c_probe(priv->regs, priv->ip_rev, priv->waitdelay,
Nikita Yushchenko83f3f8b2022-02-15 21:10:09 +03001123 chip_addr) ? -EREMOTEIO : 0;
Mugunthan V N560037b2016-07-18 15:11:01 +05301124}
1125
1126static int omap_i2c_probe(struct udevice *bus)
1127{
1128 struct omap_i2c *priv = dev_get_priv(bus);
Simon Glassb75b15b2020-12-03 16:55:23 -07001129 struct omap_i2c_plat *plat = dev_get_plat(bus);
Mugunthan V N560037b2016-07-18 15:11:01 +05301130
Jean-Jacques Hiblot58994fc2018-12-07 14:50:42 +01001131 priv->speed = plat->speed;
1132 priv->regs = map_physmem(plat->base, sizeof(void *),
1133 MAP_NOCACHE);
1134 priv->ip_rev = plat->ip_rev;
Vignesh R3f51de32018-12-07 14:50:41 +01001135
1136 __omap24_i2c_init(priv->regs, priv->ip_rev, priv->speed, 0,
1137 &priv->waitdelay);
Mugunthan V N560037b2016-07-18 15:11:01 +05301138
1139 return 0;
1140}
1141
Simon Glass3580f6d2021-08-07 07:24:03 -06001142#if CONFIG_IS_ENABLED(OF_REAL)
Simon Glassaad29ae2020-12-03 16:55:21 -07001143static int omap_i2c_of_to_plat(struct udevice *bus)
Mugunthan V N560037b2016-07-18 15:11:01 +05301144{
Simon Glassb75b15b2020-12-03 16:55:23 -07001145 struct omap_i2c_plat *plat = dev_get_plat(bus);
Mugunthan V N560037b2016-07-18 15:11:01 +05301146
Masahiro Yamadaa89b4de2020-07-17 14:36:48 +09001147 plat->base = dev_read_addr(bus);
Simon Glassf0c99c52020-01-23 11:48:22 -07001148 plat->speed = dev_read_u32_default(bus, "clock-frequency",
1149 I2C_SPEED_STANDARD_RATE);
Jean-Jacques Hiblot58994fc2018-12-07 14:50:42 +01001150 plat->ip_rev = dev_get_driver_data(bus);
Mugunthan V N560037b2016-07-18 15:11:01 +05301151
1152 return 0;
1153}
1154
Mugunthan V N560037b2016-07-18 15:11:01 +05301155static const struct udevice_id omap_i2c_ids[] = {
Vignesh R3f51de32018-12-07 14:50:41 +01001156 { .compatible = "ti,omap3-i2c", .data = OMAP_I2C_REV_V1 },
1157 { .compatible = "ti,omap4-i2c", .data = OMAP_I2C_REV_V2 },
Mugunthan V N560037b2016-07-18 15:11:01 +05301158 { }
1159};
Adam Ford1f098462018-08-20 20:24:35 -05001160#endif
1161
1162static const struct dm_i2c_ops omap_i2c_ops = {
1163 .xfer = omap_i2c_xfer,
1164 .probe_chip = omap_i2c_probe_chip,
1165 .set_bus_speed = omap_i2c_set_bus_speed,
1166};
Mugunthan V N560037b2016-07-18 15:11:01 +05301167
1168U_BOOT_DRIVER(i2c_omap) = {
1169 .name = "i2c_omap",
1170 .id = UCLASS_I2C,
Simon Glass3580f6d2021-08-07 07:24:03 -06001171#if CONFIG_IS_ENABLED(OF_REAL)
Mugunthan V N560037b2016-07-18 15:11:01 +05301172 .of_match = omap_i2c_ids,
Simon Glassaad29ae2020-12-03 16:55:21 -07001173 .of_to_plat = omap_i2c_of_to_plat,
Simon Glassb75b15b2020-12-03 16:55:23 -07001174 .plat_auto = sizeof(struct omap_i2c_plat),
Adam Ford1f098462018-08-20 20:24:35 -05001175#endif
Mugunthan V N560037b2016-07-18 15:11:01 +05301176 .probe = omap_i2c_probe,
Simon Glass8a2b47f2020-12-03 16:55:17 -07001177 .priv_auto = sizeof(struct omap_i2c),
Mugunthan V N560037b2016-07-18 15:11:01 +05301178 .ops = &omap_i2c_ops,
Bin Menga61b9622018-10-24 06:36:31 -07001179#if !CONFIG_IS_ENABLED(OF_CONTROL)
Mugunthan V N560037b2016-07-18 15:11:01 +05301180 .flags = DM_FLAG_PRE_RELOC,
Bin Menga61b9622018-10-24 06:36:31 -07001181#endif
Mugunthan V N560037b2016-07-18 15:11:01 +05301182};
1183
1184#endif /* CONFIG_DM_I2C */