blob: e723ad106997181963e0d31faeca0c113fb72bd7 [file] [log] [blame]
Hans-Christian Egtvedtd4b48b82008-08-06 14:42:13 +02001/*
2 * Copyright (C) 2008 Atmel Corporation
3 *
4 * Configuration settings for the Favr-32 EarthLCD LCD kit.
5 *
6 * See file CREDITS for list of people who contributed to this project.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the Free
10 * Software Foundation; either version 2 of the License, or (at your option)
11 * any later version.
12 *
13 * This program is distributed in the hope that it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
17 *
18 * You should have received a copy of the GNU General Public License along with
19 * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
20 * Place, Suite 330, Boston, MA 02111-1307 USA
21 */
22#ifndef __CONFIG_H
23#define __CONFIG_H
24
Andreas Bießmann94156fa2010-11-04 23:15:30 +000025#include <asm/arch/hardware.h>
Hans-Christian Egtvedtd4b48b82008-08-06 14:42:13 +020026
27#define CONFIG_AVR32 1
28#define CONFIG_AT32AP 1
29#define CONFIG_AT32AP7000 1
30#define CONFIG_FAVR32_EZKIT 1
31
32#define CONFIG_FAVR32_EZKIT_EXT_FLASH 1
33
34/*
35 * Timer clock frequency. We're using the CPU-internal COUNT register
36 * for this, so this is equivalent to the CPU core clock frequency
37 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020038#define CONFIG_SYS_HZ 1000
Hans-Christian Egtvedtd4b48b82008-08-06 14:42:13 +020039
40/*
41 * Set up the PLL to run at 140 MHz, the CPU to run at the PLL
42 * frequency, the HSB and PBB at 1/2, and the PBA to run at 1/4 the
43 * PLL frequency.
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020044 * (CONFIG_SYS_OSC0_HZ * CONFIG_SYS_PLL0_MUL) / CONFIG_SYS_PLL0_DIV = PLL MHz
Hans-Christian Egtvedtd4b48b82008-08-06 14:42:13 +020045 */
46#define CONFIG_PLL 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020047#define CONFIG_SYS_POWER_MANAGER 1
48#define CONFIG_SYS_OSC0_HZ 20000000
49#define CONFIG_SYS_PLL0_DIV 1
50#define CONFIG_SYS_PLL0_MUL 7
51#define CONFIG_SYS_PLL0_SUPPRESS_CYCLES 16
Hans-Christian Egtvedtd4b48b82008-08-06 14:42:13 +020052/*
53 * Set the CPU running at:
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020054 * PLL / (2^CONFIG_SYS_CLKDIV_CPU) = CPU MHz
Hans-Christian Egtvedtd4b48b82008-08-06 14:42:13 +020055 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020056#define CONFIG_SYS_CLKDIV_CPU 0
Hans-Christian Egtvedtd4b48b82008-08-06 14:42:13 +020057/*
58 * Set the HSB running at:
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020059 * PLL / (2^CONFIG_SYS_CLKDIV_HSB) = HSB MHz
Hans-Christian Egtvedtd4b48b82008-08-06 14:42:13 +020060 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020061#define CONFIG_SYS_CLKDIV_HSB 1
Hans-Christian Egtvedtd4b48b82008-08-06 14:42:13 +020062/*
63 * Set the PBA running at:
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020064 * PLL / (2^CONFIG_SYS_CLKDIV_PBA) = PBA MHz
Hans-Christian Egtvedtd4b48b82008-08-06 14:42:13 +020065 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020066#define CONFIG_SYS_CLKDIV_PBA 2
Hans-Christian Egtvedtd4b48b82008-08-06 14:42:13 +020067/*
68 * Set the PBB running at:
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020069 * PLL / (2^CONFIG_SYS_CLKDIV_PBB) = PBB MHz
Hans-Christian Egtvedtd4b48b82008-08-06 14:42:13 +020070 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020071#define CONFIG_SYS_CLKDIV_PBB 1
Hans-Christian Egtvedtd4b48b82008-08-06 14:42:13 +020072
Haavard Skinnemoenc6f292f2010-08-12 13:52:54 +070073/* Reserve VM regions for SDRAM and NOR flash */
74#define CONFIG_SYS_NR_VM_REGIONS 2
75
Hans-Christian Egtvedtd4b48b82008-08-06 14:42:13 +020076/*
77 * The PLLOPT register controls the PLL like this:
78 * icp = PLLOPT<2>
79 * ivco = PLLOPT<1:0>
80 *
81 * We want icp=1 (default) and ivco=0 (80-160 MHz) or ivco=2 (150-240MHz).
82 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020083#define CONFIG_SYS_PLL0_OPT 0x04
Hans-Christian Egtvedtd4b48b82008-08-06 14:42:13 +020084
Andreas Bießmann5807e792010-11-04 23:15:31 +000085#define CONFIG_USART_BASE ATMEL_BASE_USART3
86#define CONFIG_USART_ID 3
Hans-Christian Egtvedtd4b48b82008-08-06 14:42:13 +020087
88/* User serviceable stuff */
89#define CONFIG_DOS_PARTITION 1
90
91#define CONFIG_CMDLINE_TAG 1
92#define CONFIG_SETUP_MEMORY_TAGS 1
93#define CONFIG_INITRD_TAG 1
94
95#define CONFIG_STACKSIZE (2048)
96
97#define CONFIG_BAUDRATE 115200
98#define CONFIG_BOOTARGS \
99 "root=/dev/mtdblock1 rootfstype=jffs fbmem=1800k"
100
101#define CONFIG_BOOTCOMMAND \
102 "fsload; bootm $(fileaddr)"
103
104/*
105 * Only interrupt autoboot if <space> is pressed. Otherwise, garbage
106 * data on the serial line may interrupt the boot sequence.
107 */
108#define CONFIG_BOOTDELAY 1
109#define CONFIG_AUTOBOOT 1
110#define CONFIG_AUTOBOOT_KEYED 1
111#define CONFIG_AUTOBOOT_PROMPT \
Haavard Skinnemoen984cdba2008-08-20 09:27:37 +0200112 "Press SPACE to abort autoboot in %d seconds\n", bootdelay
Hans-Christian Egtvedtd4b48b82008-08-06 14:42:13 +0200113#define CONFIG_AUTOBOOT_DELAY_STR "d"
114#define CONFIG_AUTOBOOT_STOP_STR " "
115
116/*
117 * After booting the board for the first time, new ethernet addresses
118 * should be generated and assigned to the environment variables
119 * "ethaddr" and "eth1addr". This is normally done during production.
120 */
121#define CONFIG_OVERWRITE_ETHADDR_ONCE 1
122#define CONFIG_NET_MULTI 1
123
124/*
125 * BOOTP options
126 */
127#define CONFIG_BOOTP_SUBNETMASK
128#define CONFIG_BOOTP_GATEWAY
129
130
131/*
132 * Command line configuration.
133 */
134#include <config_cmd_default.h>
135
136#define CONFIG_CMD_ASKENV
137#define CONFIG_CMD_DHCP
138#define CONFIG_CMD_EXT2
139#define CONFIG_CMD_FAT
140#define CONFIG_CMD_JFFS2
141#define CONFIG_CMD_MMC
142
Hans-Christian Egtvedtd4b48b82008-08-06 14:42:13 +0200143#undef CONFIG_CMD_FPGA
144#undef CONFIG_CMD_SETGETDCR
Wolfgang Denk85c25df2009-04-01 23:34:12 +0200145#undef CONFIG_CMD_SOURCE
Hans-Christian Egtvedtd4b48b82008-08-06 14:42:13 +0200146#undef CONFIG_CMD_XIMG
147
148#define CONFIG_ATMEL_USART 1
149#define CONFIG_MACB 1
Haavard Skinnemoen610b3622008-08-29 21:09:49 +0200150#define CONFIG_PORTMUX_PIO 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200151#define CONFIG_SYS_NR_PIOS 5
152#define CONFIG_SYS_HSDRAMC 1
Hans-Christian Egtvedtd4b48b82008-08-06 14:42:13 +0200153#define CONFIG_MMC 1
154#define CONFIG_ATMEL_MCI 1
155
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200156#define CONFIG_SYS_DCACHE_LINESZ 32
157#define CONFIG_SYS_ICACHE_LINESZ 32
Hans-Christian Egtvedtd4b48b82008-08-06 14:42:13 +0200158
159#define CONFIG_NR_DRAM_BANKS 1
160
161/* External flash on Favr-32 */
162#if 0
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200163#define CONFIG_SYS_FLASH_CFI 1
Jean-Christophe PLAGNIOL-VILLARD18e61362008-09-01 01:16:33 +0200164#define CONFIG_FLASH_CFI_DRIVER 1
Hans-Christian Egtvedtd4b48b82008-08-06 14:42:13 +0200165#endif
166
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200167#define CONFIG_SYS_FLASH_BASE 0x00000000
168#define CONFIG_SYS_FLASH_SIZE 0x800000
169#define CONFIG_SYS_MAX_FLASH_BANKS 1
170#define CONFIG_SYS_MAX_FLASH_SECT 135
Hans-Christian Egtvedtd4b48b82008-08-06 14:42:13 +0200171
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200172#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
Hans-Christian Egtvedtd4b48b82008-08-06 14:42:13 +0200173
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200174#define CONFIG_SYS_INTRAM_BASE INTERNAL_SRAM_BASE
175#define CONFIG_SYS_INTRAM_SIZE INTERNAL_SRAM_SIZE
176#define CONFIG_SYS_SDRAM_BASE EBI_SDRAM_BASE
Hans-Christian Egtvedtd4b48b82008-08-06 14:42:13 +0200177
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200178#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200179#define CONFIG_ENV_SIZE 65536
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200180#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_FLASH_SIZE - CONFIG_ENV_SIZE)
Hans-Christian Egtvedtd4b48b82008-08-06 14:42:13 +0200181
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200182#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INTRAM_BASE + CONFIG_SYS_INTRAM_SIZE)
Hans-Christian Egtvedtd4b48b82008-08-06 14:42:13 +0200183
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200184#define CONFIG_SYS_MALLOC_LEN (256*1024)
185#define CONFIG_SYS_DMA_ALLOC_LEN (16384)
Hans-Christian Egtvedtd4b48b82008-08-06 14:42:13 +0200186
187/* Allow 4MB for the kernel run-time image */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200188#define CONFIG_SYS_LOAD_ADDR (EBI_SDRAM_BASE + 0x00400000)
189#define CONFIG_SYS_BOOTPARAMS_LEN (16 * 1024)
Hans-Christian Egtvedtd4b48b82008-08-06 14:42:13 +0200190
191/* Other configuration settings that shouldn't have to change all that often */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200192#define CONFIG_SYS_PROMPT "U-Boot> "
193#define CONFIG_SYS_CBSIZE 256
194#define CONFIG_SYS_MAXARGS 16
195#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
196#define CONFIG_SYS_LONGHELP 1
Hans-Christian Egtvedtd4b48b82008-08-06 14:42:13 +0200197
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200198#define CONFIG_SYS_MEMTEST_START EBI_SDRAM_BASE
199#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + 0x700000)
200#define CONFIG_SYS_BAUDRATE_TABLE { 115200, 38400, 19200, 9600, 2400 }
Hans-Christian Egtvedtd4b48b82008-08-06 14:42:13 +0200201
202#endif /* __CONFIG_H */