blob: 96fb87bc7c7e4ab5cb32391b2ce0abb30cc946be [file] [log] [blame]
TsiChung Liewe7e4fc82008-10-22 11:38:21 +00001/*
2 * Configuation settings for the Freescale MCF53017EVB.
3 *
4 * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
TsiChung Liewe7e4fc82008-10-22 11:38:21 +00008 */
9
10/*
11 * board/config.h - configuration options, board specific
12 */
13
14#ifndef _M53017EVB_H
15#define _M53017EVB_H
16
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000021
22#define CONFIG_MCFUART
23#define CONFIG_SYS_UART_PORT (0)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000024
25#undef CONFIG_WATCHDOG
26#define CONFIG_WATCHDOG_TIMEOUT 5000
27
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000028#define CONFIG_SYS_UNIFY_CACHE
29
30#define CONFIG_MCFFEC
31#ifdef CONFIG_MCFFEC
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000032# define CONFIG_MII 1
33# define CONFIG_MII_INIT 1
34# define CONFIG_SYS_DISCOVER_PHY
35# define CONFIG_SYS_RX_ETH_BUFFER 8
TsiChung Liew4ebe03c2010-03-10 18:24:07 -060036# define CONFIG_SYS_TX_ETH_BUFFER 8
37# define CONFIG_SYS_FEC_BUF_USE_SRAM
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000038# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
39# define CONFIG_HAS_ETH1
40
41# define CONFIG_SYS_FEC0_PINMUX 0
42# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
43# define CONFIG_SYS_FEC1_PINMUX 0
44# define CONFIG_SYS_FEC1_MIIBASE CONFIG_SYS_FEC1_IOBASE
45# define MCFFEC_TOUT_LOOP 50000
TsiChung Liewb31abce2009-07-08 07:41:24 +000046
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000047/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
48# ifndef CONFIG_SYS_DISCOVER_PHY
49# define FECDUPLEX FULL
50# define FECSPEED _100BASET
51# else
52# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
53# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
54# endif
55# endif /* CONFIG_SYS_DISCOVER_PHY */
56#endif
57
58#define CONFIG_MCFRTC
59#undef RTC_DEBUG
60#define CONFIG_SYS_RTC_CNT (0x8000)
61#define CONFIG_SYS_RTC_SETUP (RTC_OCEN_OSCBYP | RTC_OCEN_CLKEN)
62
63/* Timer */
64#define CONFIG_MCFTMR
65#undef CONFIG_MCFPIT
66
67/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +020068#define CONFIG_SYS_I2C
69#define CONFIG_SYS_I2C_FSL
70#define CONFIG_SYS_FSL_I2C_SPEED 80000
71#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
72#define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000073#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
74
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000075#define CONFIG_UDP_CHECKSUM
76
77#ifdef CONFIG_MCFFEC
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000078# define CONFIG_IPADDR 192.162.1.2
79# define CONFIG_NETMASK 255.255.255.0
80# define CONFIG_SERVERIP 192.162.1.1
81# define CONFIG_GATEWAYIP 192.162.1.1
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000082#endif /* FEC_ENET */
83
84#define CONFIG_HOSTNAME M53017
85#define CONFIG_EXTRA_ENV_SETTINGS \
86 "netdev=eth0\0" \
87 "loadaddr=40010000\0" \
88 "u-boot=u-boot.bin\0" \
89 "load=tftp ${loadaddr) ${u-boot}\0" \
90 "upd=run load; run prog\0" \
91 "prog=prot off 0 3ffff;" \
92 "era 0 3ffff;" \
93 "cp.b ${loadaddr} 0 ${filesize};" \
94 "save\0" \
95 ""
96
97#define CONFIG_PRAM 512 /* 512 KB */
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000098
TsiChung Liewe7e4fc82008-10-22 11:38:21 +000099#define CONFIG_SYS_LOAD_ADDR 0x40010000
100
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000101#define CONFIG_SYS_CLK 80000000
102#define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 3
103
104#define CONFIG_SYS_MBAR 0xFC000000
105
106/*
107 * Low Level Configuration Settings
108 * (address mappings, register initial values, etc.)
109 * You should know what you are doing if you make changes here.
110 */
111/*
112 * Definitions for initial stack pointer and data area (in DPRAM)
113 */
114#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200115#define CONFIG_SYS_INIT_RAM_SIZE 0x20000 /* Size of used area in internal SRAM */
TsiChung Liew4ebe03c2010-03-10 18:24:07 -0600116#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk0191e472010-10-26 14:34:52 +0200117#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000118#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
119
120/*
121 * Start addresses for the final memory configuration
122 * (Set up by the startup code)
123 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
124 */
125#define CONFIG_SYS_SDRAM_BASE 0x40000000
126#define CONFIG_SYS_SDRAM_SIZE 64 /* SDRAM size in MB */
127#define CONFIG_SYS_SDRAM_CFG1 0x43711630
128#define CONFIG_SYS_SDRAM_CFG2 0x56670000
TsiChung Liew4ebe03c2010-03-10 18:24:07 -0600129#define CONFIG_SYS_SDRAM_CTRL 0xE1092000
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000130#define CONFIG_SYS_SDRAM_EMOD 0x80010000
131#define CONFIG_SYS_SDRAM_MODE 0x00CD0000
132
133#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
134#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
135
136#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
137#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
138
139#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
140#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
141
142/*
143 * For booting Linux, the board info and command line data
144 * have to be in the first 8 MB of memory, since this is
145 * the maximum mapped by the Linux kernel during initialization ??
146 */
147#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liew25a00632009-01-27 12:57:47 +0000148#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000149
150/*-----------------------------------------------------------------------
151 * FLASH organization
152 */
153#define CONFIG_SYS_FLASH_CFI
154#ifdef CONFIG_SYS_FLASH_CFI
155# define CONFIG_FLASH_CFI_DRIVER 1
TsiChung Liewb7d482b2009-06-11 12:50:05 +0000156# define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
157# define CONFIG_FLASH_SPANSION_S29WS_N 1
TsiChung Liewcec0c4a2009-06-12 11:31:31 +0000158# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000159# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
160# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
161# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
162# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
163#endif
164
165#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
166
167/* Configuration for environment
168 * Environment is embedded in u-boot in the second sector of the flash
169 */
angelo@sysam.ite23aed32015-03-28 11:34:52 +0100170#define CONFIG_ENV_OFFSET (CONFIG_SYS_FLASH_BASE + 0x40000)
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000171#define CONFIG_ENV_SIZE 0x1000
172#define CONFIG_ENV_SECT_SIZE 0x8000
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000173
angelo@sysam.it6312a952015-03-29 22:54:16 +0200174#define LDS_BOARD_TEXT \
175 . = DEFINED(env_offset) ? env_offset : .; \
Simon Glass547cb402017-08-03 12:21:49 -0600176 env/embedded.o(.text*)
angelo@sysam.it6312a952015-03-29 22:54:16 +0200177
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000178/*-----------------------------------------------------------------------
179 * Cache Configuration
180 */
181#define CONFIG_SYS_CACHELINE_SIZE 16
182
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600183#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200184 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600185#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200186 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600187#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINVA)
188#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
189 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
190 CF_ACR_EN | CF_ACR_SM_ALL)
191#define CONFIG_SYS_CACHE_ICACR (CF_CACR_EC | CF_CACR_CINVA | \
192 CF_CACR_DCM_P)
193
TsiChung Liewe7e4fc82008-10-22 11:38:21 +0000194/*-----------------------------------------------------------------------
195 * Chipselect bank definitions
196 */
197/*
198 * CS0 - NOR Flash
199 * CS1 - Ext SRAM
200 * CS2 - Available
201 * CS3 - Available
202 * CS4 - Available
203 * CS5 - Available
204 */
205#define CONFIG_SYS_CS0_BASE 0
206#define CONFIG_SYS_CS0_MASK 0x00FF0001
207#define CONFIG_SYS_CS0_CTRL 0x00001FA0
208
209#define CONFIG_SYS_CS1_BASE 0xC0000000
210#define CONFIG_SYS_CS1_MASK 0x00070001
211#define CONFIG_SYS_CS1_CTRL 0x00001FA0
212
213#endif /* _M53017EVB_H */