blob: f1b285417d076517fabc663f3c9a7df67eaf6cbe [file] [log] [blame]
Gaurav Jain81113a02022-03-24 11:50:27 +05301// SPDX-License-Identifier: GPL-2.0-or-later
Peng Fanc47e09d2019-12-30 17:46:21 +08002/*
Gaurav Jain81113a02022-03-24 11:50:27 +05303 * Copyright 2018-2019, 2021 NXP
Peng Fanc47e09d2019-12-30 17:46:21 +08004 *
Peng Fanc47e09d2019-12-30 17:46:21 +08005 */
6
7#include <common.h>
Simon Glassf11478f2019-12-28 10:45:07 -07008#include <hang.h>
Simon Glass97589732020-05-10 11:40:02 -06009#include <init.h>
Simon Glass0f2af882020-05-10 11:40:05 -060010#include <log.h>
Peng Fanc47e09d2019-12-30 17:46:21 +080011#include <spl.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060012#include <asm/global_data.h>
Peng Fana2608a12021-03-19 15:57:03 +080013#include <asm/arch/clock.h>
Peng Fanc47e09d2019-12-30 17:46:21 +080014#include <asm/arch/imx8mp_pins.h>
15#include <asm/arch/sys_proto.h>
16#include <asm/mach-imx/boot_mode.h>
Peng Fanc47e09d2019-12-30 17:46:21 +080017#include <asm/mach-imx/gpio.h>
Peng Fana2608a12021-03-19 15:57:03 +080018#include <asm/mach-imx/iomux-v3.h>
Peng Fanc47e09d2019-12-30 17:46:21 +080019#include <asm/mach-imx/mxc_i2c.h>
Peng Fanc47e09d2019-12-30 17:46:21 +080020#include <asm/arch/ddr.h>
Peng Fana2608a12021-03-19 15:57:03 +080021#include <power/pmic.h>
22#include <power/pca9450.h>
Gaurav Jain81113a02022-03-24 11:50:27 +053023#include <dm/uclass.h>
24#include <dm/device.h>
Peng Fanc47e09d2019-12-30 17:46:21 +080025
Peng Fanc47e09d2019-12-30 17:46:21 +080026DECLARE_GLOBAL_DATA_PTR;
27
28int spl_board_boot_device(enum boot_device boot_dev_spl)
29{
30 return BOOT_DEVICE_BOOTROM;
31}
32
33void spl_dram_init(void)
34{
35 ddr_init(&dram_timing);
36}
37
38void spl_board_init(void)
39{
Marek Vasut085555f2022-09-19 21:41:15 +020040 arch_misc_init();
Gaurav Jain81113a02022-03-24 11:50:27 +053041
Peng Fancc08e7e2021-03-19 15:57:04 +080042 /*
43 * Set GIC clock to 500Mhz for OD VDD_SOC. Kernel driver does
44 * not allow to change it. Should set the clock after PMIC
45 * setting done. Default is 400Mhz (system_pll1_800m with div = 2)
46 * set by ROM for ND VDD_SOC
47 */
48 clock_enable(CCGR_GIC, 0);
49 clock_set_target_val(GIC_CLK_ROOT, CLK_ROOT_ON | CLK_ROOT_SOURCE_SEL(5));
50 clock_enable(CCGR_GIC, 1);
51
Peng Fanc47e09d2019-12-30 17:46:21 +080052 puts("Normal Boot\n");
Peng Fanc47e09d2019-12-30 17:46:21 +080053}
54
55#define I2C_PAD_CTRL (PAD_CTL_DSE6 | PAD_CTL_HYS | PAD_CTL_PUE | PAD_CTL_PE)
56#define PC MUX_PAD_CTRL(I2C_PAD_CTRL)
57struct i2c_pads_info i2c_pad_info1 = {
58 .scl = {
59 .i2c_mode = MX8MP_PAD_I2C1_SCL__I2C1_SCL | PC,
60 .gpio_mode = MX8MP_PAD_I2C1_SCL__GPIO5_IO14 | PC,
61 .gp = IMX_GPIO_NR(5, 14),
62 },
63 .sda = {
64 .i2c_mode = MX8MP_PAD_I2C1_SDA__I2C1_SDA | PC,
65 .gpio_mode = MX8MP_PAD_I2C1_SDA__GPIO5_IO15 | PC,
66 .gp = IMX_GPIO_NR(5, 15),
67 },
68};
69
Simon Glass31339412021-08-08 12:20:27 -060070#if CONFIG_IS_ENABLED(POWER_LEGACY)
Peng Fanc47e09d2019-12-30 17:46:21 +080071#define I2C_PMIC 0
72int power_init_board(void)
73{
74 struct pmic *p;
75 int ret;
76
Peng Fanff866412021-03-19 15:57:06 +080077 ret = power_pca9450_init(I2C_PMIC, 0x25);
Peng Fanc47e09d2019-12-30 17:46:21 +080078 if (ret)
79 printf("power init failed");
80 p = pmic_get("PCA9450");
81 pmic_probe(p);
82
83 /* BUCKxOUT_DVS0/1 control BUCK123 output */
84 pmic_reg_write(p, PCA9450_BUCK123_DVS, 0x29);
85
86 /*
87 * increase VDD_SOC to typical value 0.95V before first
88 * DRAM access, set DVS1 to 0.85v for suspend.
89 * Enable DVS control through PMIC_STBY_REQ and
90 * set B1_ENMODE=1 (ON by PMIC_ON_REQ=H)
91 */
haidong.zheng62927832021-03-19 15:57:02 +080092#ifdef CONFIG_IMX8M_VDD_SOC_850MV
93 /* set DVS0 to 0.85v for special case*/
94 pmic_reg_write(p, PCA9450_BUCK1OUT_DVS0, 0x14);
95#else
Peng Fanc47e09d2019-12-30 17:46:21 +080096 pmic_reg_write(p, PCA9450_BUCK1OUT_DVS0, 0x1C);
haidong.zheng62927832021-03-19 15:57:02 +080097#endif
Peng Fanc47e09d2019-12-30 17:46:21 +080098 pmic_reg_write(p, PCA9450_BUCK1OUT_DVS1, 0x14);
99 pmic_reg_write(p, PCA9450_BUCK1CTRL, 0x59);
100
Peng Fancc08e7e2021-03-19 15:57:04 +0800101 /* Kernel uses OD/OD freq for SOC */
102 /* To avoid timing risk from SOC to ARM,increase VDD_ARM to OD voltage 0.95v */
103 pmic_reg_write(p, PCA9450_BUCK2OUT_DVS0, 0x1C);
104
Peng Fanc47e09d2019-12-30 17:46:21 +0800105 /* set WDOG_B_CFG to cold reset */
106 pmic_reg_write(p, PCA9450_RESET_CTRL, 0xA1);
107
108 return 0;
109}
110#endif
111
112#ifdef CONFIG_SPL_LOAD_FIT
113int board_fit_config_name_match(const char *name)
114{
115 /* Just empty function now - can't decide what to choose */
116 debug("%s: %s\n", __func__, name);
117
118 return 0;
119}
120#endif
121
Peng Fana50c0a32020-05-26 20:33:49 -0300122/* Do not use BSS area in this phase */
Peng Fanc47e09d2019-12-30 17:46:21 +0800123void board_init_f(ulong dummy)
124{
125 int ret;
126
127 arch_cpu_init();
128
129 init_uart_clk(1);
130
Peng Fan5d93e1c2020-05-26 20:33:48 -0300131 ret = spl_early_init();
Peng Fanc47e09d2019-12-30 17:46:21 +0800132 if (ret) {
133 debug("spl_init() failed: %d\n", ret);
134 hang();
135 }
136
Peng Fan5d93e1c2020-05-26 20:33:48 -0300137 preloader_console_init();
138
Peng Fanc47e09d2019-12-30 17:46:21 +0800139 enable_tzc380();
140
Peng Fanc47e09d2019-12-30 17:46:21 +0800141 setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
142
143 power_init_board();
144
145 /* DDR initialization */
146 spl_dram_init();
Peng Fanc47e09d2019-12-30 17:46:21 +0800147}