blob: 3b3a854e29b40b4c6ea56cc611ef2f699f34f5ae [file] [log] [blame]
Peng Fanc47e09d2019-12-30 17:46:21 +08001/*
2 * Copyright 2018-2019 NXP
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#include <common.h>
Simon Glassed38aef2020-05-10 11:40:03 -06008#include <command.h>
Simon Glassafb02152019-12-28 10:45:01 -07009#include <cpu_func.h>
Simon Glassf11478f2019-12-28 10:45:07 -070010#include <hang.h>
Simon Glass2dc9c342020-05-10 11:40:01 -060011#include <image.h>
Simon Glass97589732020-05-10 11:40:02 -060012#include <init.h>
Simon Glass0f2af882020-05-10 11:40:05 -060013#include <log.h>
Peng Fanc47e09d2019-12-30 17:46:21 +080014#include <spl.h>
15#include <asm/io.h>
16#include <errno.h>
17#include <asm/io.h>
18#include <asm/mach-imx/iomux-v3.h>
19#include <asm/arch/imx8mp_pins.h>
20#include <asm/arch/sys_proto.h>
21#include <asm/mach-imx/boot_mode.h>
22#include <power/pmic.h>
23
24#include <power/pca9450.h>
25#include <asm/arch/clock.h>
26#include <asm/mach-imx/gpio.h>
27#include <asm/mach-imx/mxc_i2c.h>
28#include <fsl_esdhc.h>
29#include <mmc.h>
30#include <asm/arch/ddr.h>
31
Peng Fanc47e09d2019-12-30 17:46:21 +080032DECLARE_GLOBAL_DATA_PTR;
33
34int spl_board_boot_device(enum boot_device boot_dev_spl)
35{
36 return BOOT_DEVICE_BOOTROM;
37}
38
39void spl_dram_init(void)
40{
41 ddr_init(&dram_timing);
42}
43
44void spl_board_init(void)
45{
Peng Fanc47e09d2019-12-30 17:46:21 +080046 puts("Normal Boot\n");
Peng Fanc47e09d2019-12-30 17:46:21 +080047}
48
49#define I2C_PAD_CTRL (PAD_CTL_DSE6 | PAD_CTL_HYS | PAD_CTL_PUE | PAD_CTL_PE)
50#define PC MUX_PAD_CTRL(I2C_PAD_CTRL)
51struct i2c_pads_info i2c_pad_info1 = {
52 .scl = {
53 .i2c_mode = MX8MP_PAD_I2C1_SCL__I2C1_SCL | PC,
54 .gpio_mode = MX8MP_PAD_I2C1_SCL__GPIO5_IO14 | PC,
55 .gp = IMX_GPIO_NR(5, 14),
56 },
57 .sda = {
58 .i2c_mode = MX8MP_PAD_I2C1_SDA__I2C1_SDA | PC,
59 .gpio_mode = MX8MP_PAD_I2C1_SDA__GPIO5_IO15 | PC,
60 .gp = IMX_GPIO_NR(5, 15),
61 },
62};
63
64#ifdef CONFIG_POWER
65#define I2C_PMIC 0
66int power_init_board(void)
67{
68 struct pmic *p;
69 int ret;
70
71 ret = power_pca9450b_init(I2C_PMIC);
72 if (ret)
73 printf("power init failed");
74 p = pmic_get("PCA9450");
75 pmic_probe(p);
76
77 /* BUCKxOUT_DVS0/1 control BUCK123 output */
78 pmic_reg_write(p, PCA9450_BUCK123_DVS, 0x29);
79
80 /*
81 * increase VDD_SOC to typical value 0.95V before first
82 * DRAM access, set DVS1 to 0.85v for suspend.
83 * Enable DVS control through PMIC_STBY_REQ and
84 * set B1_ENMODE=1 (ON by PMIC_ON_REQ=H)
85 */
86 pmic_reg_write(p, PCA9450_BUCK1OUT_DVS0, 0x1C);
87 pmic_reg_write(p, PCA9450_BUCK1OUT_DVS1, 0x14);
88 pmic_reg_write(p, PCA9450_BUCK1CTRL, 0x59);
89
90 /* set WDOG_B_CFG to cold reset */
91 pmic_reg_write(p, PCA9450_RESET_CTRL, 0xA1);
92
93 return 0;
94}
95#endif
96
97#ifdef CONFIG_SPL_LOAD_FIT
98int board_fit_config_name_match(const char *name)
99{
100 /* Just empty function now - can't decide what to choose */
101 debug("%s: %s\n", __func__, name);
102
103 return 0;
104}
105#endif
106
Peng Fana50c0a32020-05-26 20:33:49 -0300107/* Do not use BSS area in this phase */
Peng Fanc47e09d2019-12-30 17:46:21 +0800108void board_init_f(ulong dummy)
109{
110 int ret;
111
112 arch_cpu_init();
113
114 init_uart_clk(1);
115
116 board_early_init_f();
117
Peng Fan5d93e1c2020-05-26 20:33:48 -0300118 ret = spl_early_init();
Peng Fanc47e09d2019-12-30 17:46:21 +0800119 if (ret) {
120 debug("spl_init() failed: %d\n", ret);
121 hang();
122 }
123
Peng Fan5d93e1c2020-05-26 20:33:48 -0300124 preloader_console_init();
125
Peng Fanc47e09d2019-12-30 17:46:21 +0800126 enable_tzc380();
127
Peng Fanc47e09d2019-12-30 17:46:21 +0800128 setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
129
130 power_init_board();
131
132 /* DDR initialization */
133 spl_dram_init();
Peng Fanc47e09d2019-12-30 17:46:21 +0800134}