blob: cc86c9d4a51bd30693375f218333eed1e862787d [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +08002/*
3 * Copyright 2014 Freescale Semiconductor, Inc.
Yangbo Lubb32e682021-06-03 10:51:19 +08004 * Copyright 2020-2021 NXP
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +08005 */
6
7/*
8 * T4240 RDB board configuration file
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
Simon Glassfb64e362020-05-10 11:40:09 -060013#include <linux/stringify.h>
14
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080015#define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
16
17#ifdef CONFIG_RAMBOOT_PBL
Chunhe Lan66cba6b2015-03-20 17:08:54 +080018#ifndef CONFIG_SDCARD
Simon Glass72cc5382022-10-20 18:22:39 -060019#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_TEXT_BASE
Chunhe Lan66cba6b2015-03-20 17:08:54 +080020#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
21#else
Chunhe Lan66cba6b2015-03-20 17:08:54 +080022#define RESET_VECTOR_OFFSET 0x27FFC
23#define BOOT_PAGE_OFFSET 0x27000
24
25#ifdef CONFIG_SDCARD
26#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
Chunhe Lan66cba6b2015-03-20 17:08:54 +080027#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
28#define CONFIG_SYS_MMC_U_BOOT_DST 0x00200000
29#define CONFIG_SYS_MMC_U_BOOT_START 0x00200000
30#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
Chunhe Lan66cba6b2015-03-20 17:08:54 +080031#endif
32
Chunhe Lan66cba6b2015-03-20 17:08:54 +080033#endif
34#endif /* CONFIG_RAMBOOT_PBL */
35
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080036/* High Level Configuration Options */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080037
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080038#ifndef CONFIG_RESET_VECTOR_ADDRESS
39#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
40#endif
41
Tom Rini0a2bac72022-11-16 13:10:29 -050042#define CFG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080043
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080044/*
45 * These can be toggled for performance analysis, otherwise use default.
46 */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080047#ifdef CONFIG_DDR_ECC
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080048#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
49#endif
50
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080051/*
52 * Config the L3 Cache as L3 SRAM
53 */
Chunhe Lan66cba6b2015-03-20 17:08:54 +080054#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
Tom Rini5cd7ece2019-11-18 20:02:10 -050055#define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080056
57#define CONFIG_SYS_DCSRBAR 0xf0000000
58#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
59
60/*
61 * DDR Setup
62 */
63#define CONFIG_VERY_BIG_RAM
64#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
Tom Rinibb4dd962022-11-16 13:10:37 -050065#define CFG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080066
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080067/*
68 * IFC Definitions
69 */
70#define CONFIG_SYS_FLASH_BASE 0xe0000000
71#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
72
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080073#define CONFIG_HWCONFIG
74
75/* define to use L1 as initial stack */
76#define CONFIG_L1_INIT_RAM
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080077#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
78#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunee7b4832015-08-17 13:31:51 -070079#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080080/* The assembler doesn't like typecast */
81#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
82 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
83 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
84#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
85
Tom Rini55f37562022-05-24 14:14:02 -040086#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080087
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080088/* Serial Port - controlled on board with jumper J8
89 * open - index 2
90 * shorted - index 1
91 */
Tom Rinidf6a2152022-11-16 13:10:28 -050092#define CFG_SYS_NS16550_CLK (get_bus_freq(0)/2)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080093
94#define CONFIG_SYS_BAUDRATE_TABLE \
95 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
96
Tom Rinidf6a2152022-11-16 13:10:28 -050097#define CFG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
98#define CFG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
99#define CFG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
100#define CFG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800101
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800102/* I2C */
Biwen Li3e9d3952020-05-01 20:04:17 +0800103
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800104/*
105 * General PCI
106 * Memory space is mapped 1-1, but I/O space must start from 0.
107 */
108
109/* controller 1, direct to uli, tgtid 3, Base address 20000 */
Tom Rini56af6592022-11-16 13:10:33 -0500110#define CFG_SYS_PCIE1_MEM_VIRT 0x80000000
111#define CFG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
112#define CFG_SYS_PCIE1_IO_VIRT 0xf8000000
113#define CFG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800114
115/* controller 2, Slot 2, tgtid 2, Base address 201000 */
Tom Rini56af6592022-11-16 13:10:33 -0500116#define CFG_SYS_PCIE2_MEM_VIRT 0xa0000000
117#define CFG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
118#define CFG_SYS_PCIE2_IO_VIRT 0xf8010000
119#define CFG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800120
121/* controller 3, Slot 1, tgtid 1, Base address 202000 */
Tom Rini56af6592022-11-16 13:10:33 -0500122#define CFG_SYS_PCIE3_MEM_VIRT 0xc0000000
123#define CFG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800124
125/* controller 4, Base address 203000 */
Tom Rini56af6592022-11-16 13:10:33 -0500126#define CFG_SYS_PCIE4_MEM_BUS 0xe0000000
127#define CFG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800128
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800129/*
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800130 * Miscellaneous configurable options
131 */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800132
133/*
134 * For booting Linux, the board info and command line data
135 * have to be in the first 64 MB of memory, since this is
136 * the maximum mapped by the Linux kernel during initialization.
137 */
138#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800139
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800140/*
141 * Environment Configuration
142 */
143#define CONFIG_ROOTPATH "/opt/nfsroot"
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800144#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
145
Tom Rini9aed2af2021-08-19 14:29:00 -0400146#define HVBOOT \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800147 "setenv bootargs config-addr=0x60000000; " \
148 "bootm 0x01000000 - 0x00f00000"
149
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800150/*
151 * DDR Setup
152 */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800153#define SPD_EEPROM_ADDRESS1 0x52
154#define SPD_EEPROM_ADDRESS2 0x54
155#define SPD_EEPROM_ADDRESS3 0x56
156#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
Tom Rinibb4dd962022-11-16 13:10:37 -0500157#define CFG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800158
159/*
160 * IFC Definitions
161 */
162#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
163#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
164 + 0x8000000) | \
165 CSPR_PORT_SIZE_16 | \
166 CSPR_MSEL_NOR | \
167 CSPR_V)
168#define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
169#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
170 CSPR_PORT_SIZE_16 | \
171 CSPR_MSEL_NOR | \
172 CSPR_V)
Tom Rini7b577ba2022-11-16 13:10:25 -0500173#define CFG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800174/* NOR Flash Timing Params */
Tom Rini7b577ba2022-11-16 13:10:25 -0500175#define CFG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800176
Tom Rini7b577ba2022-11-16 13:10:25 -0500177#define CFG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800178 FTIM0_NOR_TEADC(0x5) | \
179 FTIM0_NOR_TEAHC(0x5))
Tom Rini7b577ba2022-11-16 13:10:25 -0500180#define CFG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800181 FTIM1_NOR_TRAD_NOR(0x1A) |\
182 FTIM1_NOR_TSEQRAD_NOR(0x13))
Tom Rini7b577ba2022-11-16 13:10:25 -0500183#define CFG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800184 FTIM2_NOR_TCH(0x4) | \
185 FTIM2_NOR_TWPH(0x0E) | \
186 FTIM2_NOR_TWP(0x1c))
Tom Rini7b577ba2022-11-16 13:10:25 -0500187#define CFG_SYS_NOR_FTIM3 0x0
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800188
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800189#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
190
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800191#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
192 + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
193
194/* NAND Flash on IFC */
Tom Rinib4213492022-11-12 17:36:51 -0500195#define CFG_SYS_NAND_BASE 0xff800000
196#define CFG_SYS_NAND_BASE_PHYS (0xf00000000ull | CFG_SYS_NAND_BASE)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800197
Tom Rinib4213492022-11-12 17:36:51 -0500198#define CFG_SYS_NAND_CSPR_EXT (0xf)
199#define CFG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CFG_SYS_NAND_BASE_PHYS) \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800200 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
201 | CSPR_MSEL_NAND /* MSEL = NAND */ \
202 | CSPR_V)
Tom Rinib4213492022-11-12 17:36:51 -0500203#define CFG_SYS_NAND_AMASK IFC_AMASK(64*1024)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800204
Tom Rinib4213492022-11-12 17:36:51 -0500205#define CFG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800206 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
207 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
208 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
209 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
210 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
211 | CSOR_NAND_PB(128)) /*Page Per Block = 128*/
212
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800213/* ONFI NAND Flash mode0 Timing Params */
Tom Rinib4213492022-11-12 17:36:51 -0500214#define CFG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800215 FTIM0_NAND_TWP(0x18) | \
216 FTIM0_NAND_TWCHT(0x07) | \
217 FTIM0_NAND_TWH(0x0a))
Tom Rinib4213492022-11-12 17:36:51 -0500218#define CFG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800219 FTIM1_NAND_TWBE(0x39) | \
220 FTIM1_NAND_TRR(0x0e) | \
221 FTIM1_NAND_TRP(0x18))
Tom Rinib4213492022-11-12 17:36:51 -0500222#define CFG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800223 FTIM2_NAND_TREH(0x0a) | \
224 FTIM2_NAND_TWHRE(0x1e))
Tom Rinib4213492022-11-12 17:36:51 -0500225#define CFG_SYS_NAND_FTIM3 0x0
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800226
Tom Rinib4213492022-11-12 17:36:51 -0500227#define CFG_SYS_NAND_BASE_LIST { CFG_SYS_NAND_BASE }
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800228
Miquel Raynald0935362019-10-03 19:50:03 +0200229#if defined(CONFIG_MTD_RAW_NAND)
Tom Rinib4213492022-11-12 17:36:51 -0500230#define CONFIG_SYS_CSPR0_EXT CFG_SYS_NAND_CSPR_EXT
231#define CONFIG_SYS_CSPR0 CFG_SYS_NAND_CSPR
232#define CONFIG_SYS_AMASK0 CFG_SYS_NAND_AMASK
233#define CONFIG_SYS_CSOR0 CFG_SYS_NAND_CSOR
234#define CONFIG_SYS_CS0_FTIM0 CFG_SYS_NAND_FTIM0
235#define CONFIG_SYS_CS0_FTIM1 CFG_SYS_NAND_FTIM1
236#define CONFIG_SYS_CS0_FTIM2 CFG_SYS_NAND_FTIM2
237#define CONFIG_SYS_CS0_FTIM3 CFG_SYS_NAND_FTIM3
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800238#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
239#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR0_CSPR
Tom Rini7b577ba2022-11-16 13:10:25 -0500240#define CONFIG_SYS_AMASK2 CFG_SYS_NOR_AMASK
241#define CONFIG_SYS_CSOR2 CFG_SYS_NOR_CSOR
242#define CONFIG_SYS_CS2_FTIM0 CFG_SYS_NOR_FTIM0
243#define CONFIG_SYS_CS2_FTIM1 CFG_SYS_NOR_FTIM1
244#define CONFIG_SYS_CS2_FTIM2 CFG_SYS_NOR_FTIM2
245#define CONFIG_SYS_CS2_FTIM3 CFG_SYS_NOR_FTIM3
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800246#else
247#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
248#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
Tom Rini7b577ba2022-11-16 13:10:25 -0500249#define CONFIG_SYS_AMASK0 CFG_SYS_NOR_AMASK
250#define CONFIG_SYS_CSOR0 CFG_SYS_NOR_CSOR
251#define CONFIG_SYS_CS0_FTIM0 CFG_SYS_NOR_FTIM0
252#define CONFIG_SYS_CS0_FTIM1 CFG_SYS_NOR_FTIM1
253#define CONFIG_SYS_CS0_FTIM2 CFG_SYS_NOR_FTIM2
254#define CONFIG_SYS_CS0_FTIM3 CFG_SYS_NOR_FTIM3
Tom Rinib4213492022-11-12 17:36:51 -0500255#define CONFIG_SYS_CSPR1_EXT CFG_SYS_NAND_CSPR_EXT
256#define CONFIG_SYS_CSPR1 CFG_SYS_NAND_CSPR
257#define CONFIG_SYS_AMASK1 CFG_SYS_NAND_AMASK
258#define CONFIG_SYS_CSOR1 CFG_SYS_NAND_CSOR
259#define CONFIG_SYS_CS1_FTIM0 CFG_SYS_NAND_FTIM0
260#define CONFIG_SYS_CS1_FTIM1 CFG_SYS_NAND_FTIM1
261#define CONFIG_SYS_CS1_FTIM2 CFG_SYS_NAND_FTIM2
262#define CONFIG_SYS_CS1_FTIM3 CFG_SYS_NAND_FTIM3
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800263#endif
264#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
265#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
Tom Rini7b577ba2022-11-16 13:10:25 -0500266#define CONFIG_SYS_AMASK2 CFG_SYS_NOR_AMASK
267#define CONFIG_SYS_CSOR2 CFG_SYS_NOR_CSOR
268#define CONFIG_SYS_CS2_FTIM0 CFG_SYS_NOR_FTIM0
269#define CONFIG_SYS_CS2_FTIM1 CFG_SYS_NOR_FTIM1
270#define CONFIG_SYS_CS2_FTIM2 CFG_SYS_NOR_FTIM2
271#define CONFIG_SYS_CS2_FTIM3 CFG_SYS_NOR_FTIM3
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800272
Chunhe Lanc3eb88d2014-09-12 14:47:09 +0800273/* CPLD on IFC */
274#define CONFIG_SYS_CPLD_BASE 0xffdf0000
275#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
276#define CONFIG_SYS_CSPR3_EXT (0xf)
277#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
278 | CSPR_PORT_SIZE_8 \
279 | CSPR_MSEL_GPCM \
280 | CSPR_V)
281
Rajesh Bhagat28663d82018-11-05 18:01:19 +0000282#define CONFIG_SYS_AMASK3 IFC_AMASK(64 * 1024)
Chunhe Lanc3eb88d2014-09-12 14:47:09 +0800283#define CONFIG_SYS_CSOR3 0x0
284
285/* CPLD Timing parameters for IFC CS3 */
286#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
287 FTIM0_GPCM_TEADC(0x0e) | \
288 FTIM0_GPCM_TEAHC(0x0e))
289#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
290 FTIM1_GPCM_TRAD(0x1f))
291#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Chunhe Lan6e2ee5b2014-10-20 16:03:15 +0800292 FTIM2_GPCM_TCH(0x8) | \
Chunhe Lanc3eb88d2014-09-12 14:47:09 +0800293 FTIM2_GPCM_TWP(0x1f))
294#define CONFIG_SYS_CS3_FTIM3 0x0
295
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800296/* I2C */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800297#define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
298#define I2C_MUX_PCA_ADDR_SEC 0x76 /* I2C bus multiplexer,secondary */
299
300#define I2C_MUX_CH_DEFAULT 0x8
301#define I2C_MUX_CH_VOL_MONITOR 0xa
302#define I2C_MUX_CH_VSC3316_FS 0xc
303#define I2C_MUX_CH_VSC3316_BS 0xd
304
305/* Voltage monitor on channel 2*/
306#define I2C_VOL_MONITOR_ADDR 0x40
307#define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
308#define I2C_VOL_MONITOR_BUS_V_OVF 0x1
309#define I2C_VOL_MONITOR_BUS_V_SHIFT 3
310
Ying Zhangff779052016-01-22 12:15:13 +0800311/* The lowest and highest voltage allowed for T4240RDB */
312#define VDD_MV_MIN 819
313#define VDD_MV_MAX 1212
314
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800315/*
316 * eSPI - Enhanced SPI
317 */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800318
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800319/* Qman/Bman */
320#ifndef CONFIG_NOBQFMAN
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800321#define CONFIG_SYS_BMAN_NUM_PORTALS 50
322#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
323#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
324#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500325#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
326#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
327#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
328#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
329#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
330 CONFIG_SYS_BMAN_CENA_SIZE)
331#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
332#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800333#define CONFIG_SYS_QMAN_NUM_PORTALS 50
334#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
335#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
336#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500337#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500338#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
339#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
340 CONFIG_SYS_QMAN_CENA_SIZE)
341#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
342#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800343#endif /* CONFIG_NOBQFMAN */
344
345#ifdef CONFIG_SYS_DPAA_FMAN
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800346#define SGMII_PHY_ADDR1 0x0
347#define SGMII_PHY_ADDR2 0x1
348#define SGMII_PHY_ADDR3 0x2
349#define SGMII_PHY_ADDR4 0x3
350#define SGMII_PHY_ADDR5 0x4
351#define SGMII_PHY_ADDR6 0x5
352#define SGMII_PHY_ADDR7 0x6
353#define SGMII_PHY_ADDR8 0x7
354#define FM1_10GEC1_PHY_ADDR 0x10
355#define FM1_10GEC2_PHY_ADDR 0x11
356#define FM2_10GEC1_PHY_ADDR 0x12
357#define FM2_10GEC2_PHY_ADDR 0x13
358#define CORTINA_PHY_ADDR1 FM1_10GEC1_PHY_ADDR
359#define CORTINA_PHY_ADDR2 FM1_10GEC2_PHY_ADDR
360#define CORTINA_PHY_ADDR3 FM2_10GEC1_PHY_ADDR
361#define CORTINA_PHY_ADDR4 FM2_10GEC2_PHY_ADDR
362#endif
363
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800364/*
365* USB
366*/
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800367
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800368#ifdef CONFIG_MMC
Tom Rini376b88a2022-10-28 20:27:13 -0400369#define CFG_SYS_FSL_ESDHC_ADDR CFG_SYS_MPC85xx_ESDHC_ADDR
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800370#endif
371
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800372
373#define __USB_PHY_TYPE utmi
374
375/*
376 * T4240 has 3 DDR controllers. Default to 3-way interleaving. It can be
377 * 3way_1KB, 3way_4KB, 3way_8KB. T4160 has 2 DDR controllers. Default to 2-way
378 * interleaving. It can be cacheline, page, bank, superbank.
379 * See doc/README.fsl-ddr for details.
380 */
York Sun0fad3262016-11-21 13:35:41 -0800381#ifdef CONFIG_ARCH_T4240
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800382#define CTRL_INTLV_PREFERED 3way_4KB
Chunhe Lan5fb08332014-05-07 10:56:18 +0800383#else
384#define CTRL_INTLV_PREFERED cacheline
385#endif
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800386
387#define CONFIG_EXTRA_ENV_SETTINGS \
388 "hwconfig=fsl_ddr:" \
389 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
390 "bank_intlv=auto;" \
391 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
392 "netdev=eth0\0" \
393 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
Simon Glass72cc5382022-10-20 18:22:39 -0600394 "ubootaddr=" __stringify(CONFIG_TEXT_BASE) "\0" \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800395 "tftpflash=tftpboot $loadaddr $uboot && " \
396 "protect off $ubootaddr +$filesize && " \
397 "erase $ubootaddr +$filesize && " \
398 "cp.b $loadaddr $ubootaddr $filesize && " \
399 "protect on $ubootaddr +$filesize && " \
400 "cmp.b $loadaddr $ubootaddr $filesize\0" \
401 "consoledev=ttyS0\0" \
402 "ramdiskaddr=2000000\0" \
403 "ramdiskfile=t4240rdb/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500404 "fdtaddr=1e00000\0" \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800405 "fdtfile=t4240rdb/t4240rdb.dtb\0" \
406 "bdev=sda3\0"
407
Tom Rini9aed2af2021-08-19 14:29:00 -0400408#define HVBOOT \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800409 "setenv bootargs config-addr=0x60000000; " \
410 "bootm 0x01000000 - 0x00f00000"
411
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800412#include <asm/fsl_secure_boot.h>
413
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800414#endif /* __CONFIG_H */