blob: 622ee458b603da4a63eae8b739e469fab81be5ac [file] [log] [blame]
Andrew Davis855bb442023-04-11 13:24:59 -05001// SPDX-License-Identifier: GPL-2.0-only
Adam Ford00bf7152017-04-17 08:09:38 -05002/*
3 * Device Tree Source for OMAP3 SoC
4 *
Andrew Davis855bb442023-04-11 13:24:59 -05005 * Copyright (C) 2011 Texas Instruments Incorporated - https://www.ti.com/
Adam Ford00bf7152017-04-17 08:09:38 -05006 */
7
8#include <dt-bindings/gpio/gpio.h>
9#include <dt-bindings/interrupt-controller/irq.h>
10#include <dt-bindings/pinctrl/omap.h>
11
12/ {
Adam Fordf9464222017-08-25 07:33:26 -050013 compatible = "ti,omap3430", "ti,omap3";
14 interrupt-parent = <&intc>;
15 #address-cells = <1>;
16 #size-cells = <1>;
17 chosen { };
Adam Ford00bf7152017-04-17 08:09:38 -050018
Adam Fordf9464222017-08-25 07:33:26 -050019 aliases {
20 i2c0 = &i2c1;
21 i2c1 = &i2c2;
22 i2c2 = &i2c3;
23 serial0 = &uart1;
24 serial1 = &uart2;
25 serial2 = &uart3;
26 };
Adam Ford00bf7152017-04-17 08:09:38 -050027
Adam Fordf9464222017-08-25 07:33:26 -050028 cpus {
29 #address-cells = <1>;
30 #size-cells = <0>;
Adam Ford00bf7152017-04-17 08:09:38 -050031
Adam Fordf9464222017-08-25 07:33:26 -050032 cpu@0 {
33 compatible = "arm,cortex-a8";
34 device_type = "cpu";
35 reg = <0x0>;
Adam Ford00bf7152017-04-17 08:09:38 -050036
Adam Fordf9464222017-08-25 07:33:26 -050037 clocks = <&dpll1_ck>;
38 clock-names = "cpu";
Adam Ford00bf7152017-04-17 08:09:38 -050039
Adam Fordf9464222017-08-25 07:33:26 -050040 clock-latency = <300000>; /* From omap-cpufreq driver */
41 };
42 };
Adam Ford00bf7152017-04-17 08:09:38 -050043
Adam Fordf9464222017-08-25 07:33:26 -050044 pmu@54000000 {
45 compatible = "arm,cortex-a8-pmu";
46 reg = <0x54000000 0x800000>;
47 interrupts = <3>;
48 ti,hwmods = "debugss";
49 };
Adam Ford00bf7152017-04-17 08:09:38 -050050
Adam Fordf9464222017-08-25 07:33:26 -050051 /*
52 * The soc node represents the soc top level view. It is used for IPs
53 * that are not memory mapped in the MPU view or for the MPU itself.
54 */
55 soc {
56 compatible = "ti,omap-infra";
57 mpu {
58 compatible = "ti,omap3-mpu";
59 ti,hwmods = "mpu";
60 };
Adam Ford00bf7152017-04-17 08:09:38 -050061
Adam Fordf9464222017-08-25 07:33:26 -050062 iva: iva {
63 compatible = "ti,iva2.2";
64 ti,hwmods = "iva";
Adam Ford00bf7152017-04-17 08:09:38 -050065
Adam Fordf9464222017-08-25 07:33:26 -050066 dsp {
67 compatible = "ti,omap3-c64";
68 };
69 };
70 };
Adam Ford00bf7152017-04-17 08:09:38 -050071
Adam Fordf9464222017-08-25 07:33:26 -050072 /*
73 * XXX: Use a flat representation of the OMAP3 interconnect.
74 * The real OMAP interconnect network is quite complex.
75 * Since it will not bring real advantage to represent that in DT for
76 * the moment, just use a fake OCP bus entry to represent the whole bus
77 * hierarchy.
78 */
79 ocp@68000000 {
80 compatible = "ti,omap3-l3-smx", "simple-bus";
81 reg = <0x68000000 0x10000>;
82 interrupts = <9 10>;
83 #address-cells = <1>;
84 #size-cells = <1>;
85 ranges;
86 ti,hwmods = "l3_main";
Adam Ford00bf7152017-04-17 08:09:38 -050087
Adam Fordf9464222017-08-25 07:33:26 -050088 l4_core: l4@48000000 {
89 compatible = "ti,omap3-l4-core", "simple-bus";
90 #address-cells = <1>;
91 #size-cells = <1>;
92 ranges = <0 0x48000000 0x1000000>;
Adam Ford00bf7152017-04-17 08:09:38 -050093
Adam Fordf9464222017-08-25 07:33:26 -050094 scm: scm@2000 {
95 compatible = "ti,omap3-scm", "simple-bus";
96 reg = <0x2000 0x2000>;
97 #address-cells = <1>;
98 #size-cells = <1>;
99 ranges = <0 0x2000 0x2000>;
Adam Ford00bf7152017-04-17 08:09:38 -0500100
Adam Fordf9464222017-08-25 07:33:26 -0500101 omap3_pmx_core: pinmux@30 {
102 compatible = "ti,omap3-padconf",
103 "pinctrl-single";
104 reg = <0x30 0x238>;
105 #address-cells = <1>;
106 #size-cells = <0>;
107 #pinctrl-cells = <1>;
108 #interrupt-cells = <1>;
109 interrupt-controller;
110 pinctrl-single,register-width = <16>;
111 pinctrl-single,function-mask = <0xff1f>;
112 };
Adam Ford00bf7152017-04-17 08:09:38 -0500113
Adam Fordf9464222017-08-25 07:33:26 -0500114 scm_conf: scm_conf@270 {
115 compatible = "syscon", "simple-bus";
116 reg = <0x270 0x330>;
117 #address-cells = <1>;
118 #size-cells = <1>;
119 ranges = <0 0x270 0x330>;
Adam Ford00bf7152017-04-17 08:09:38 -0500120
Adam Fordf9464222017-08-25 07:33:26 -0500121 pbias_regulator: pbias_regulator@2b0 {
122 compatible = "ti,pbias-omap3", "ti,pbias-omap";
123 reg = <0x2b0 0x4>;
124 syscon = <&scm_conf>;
125 pbias_mmc_reg: pbias_mmc_omap2430 {
126 regulator-name = "pbias_mmc_omap2430";
127 regulator-min-microvolt = <1800000>;
128 regulator-max-microvolt = <3000000>;
129 };
130 };
Adam Ford00bf7152017-04-17 08:09:38 -0500131
Adam Fordf9464222017-08-25 07:33:26 -0500132 scm_clocks: clocks {
133 #address-cells = <1>;
134 #size-cells = <0>;
135 };
136 };
Adam Ford00bf7152017-04-17 08:09:38 -0500137
Adam Fordf9464222017-08-25 07:33:26 -0500138 scm_clockdomains: clockdomains {
139 };
Adam Ford00bf7152017-04-17 08:09:38 -0500140
Adam Fordf9464222017-08-25 07:33:26 -0500141 omap3_pmx_wkup: pinmux@a00 {
142 compatible = "ti,omap3-padconf",
143 "pinctrl-single";
144 reg = <0xa00 0x5c>;
145 #address-cells = <1>;
146 #size-cells = <0>;
147 #pinctrl-cells = <1>;
148 #interrupt-cells = <1>;
149 interrupt-controller;
150 pinctrl-single,register-width = <16>;
151 pinctrl-single,function-mask = <0xff1f>;
152 };
153 };
154 };
Adam Ford00bf7152017-04-17 08:09:38 -0500155
Adam Fordf9464222017-08-25 07:33:26 -0500156 aes: aes@480c5000 {
157 compatible = "ti,omap3-aes";
158 ti,hwmods = "aes";
159 reg = <0x480c5000 0x50>;
160 interrupts = <0>;
161 dmas = <&sdma 65 &sdma 66>;
162 dma-names = "tx", "rx";
163 };
Adam Ford00bf7152017-04-17 08:09:38 -0500164
Adam Fordf9464222017-08-25 07:33:26 -0500165 prm: prm@48306000 {
166 compatible = "ti,omap3-prm";
167 reg = <0x48306000 0x4000>;
168 interrupts = <11>;
Adam Ford00bf7152017-04-17 08:09:38 -0500169
Adam Fordf9464222017-08-25 07:33:26 -0500170 prm_clocks: clocks {
171 #address-cells = <1>;
172 #size-cells = <0>;
173 };
Adam Ford00bf7152017-04-17 08:09:38 -0500174
Adam Fordf9464222017-08-25 07:33:26 -0500175 prm_clockdomains: clockdomains {
176 };
177 };
Adam Ford00bf7152017-04-17 08:09:38 -0500178
Adam Fordf9464222017-08-25 07:33:26 -0500179 cm: cm@48004000 {
180 compatible = "ti,omap3-cm";
181 reg = <0x48004000 0x4000>;
Adam Ford00bf7152017-04-17 08:09:38 -0500182
Adam Fordf9464222017-08-25 07:33:26 -0500183 cm_clocks: clocks {
184 #address-cells = <1>;
185 #size-cells = <0>;
186 };
Adam Ford00bf7152017-04-17 08:09:38 -0500187
Adam Fordf9464222017-08-25 07:33:26 -0500188 cm_clockdomains: clockdomains {
189 };
190 };
Adam Ford00bf7152017-04-17 08:09:38 -0500191
Adam Fordf9464222017-08-25 07:33:26 -0500192 counter32k: counter@48320000 {
193 compatible = "ti,omap-counter32k";
194 reg = <0x48320000 0x20>;
195 ti,hwmods = "counter_32k";
196 };
Adam Ford00bf7152017-04-17 08:09:38 -0500197
Adam Fordf9464222017-08-25 07:33:26 -0500198 intc: interrupt-controller@48200000 {
199 compatible = "ti,omap3-intc";
200 interrupt-controller;
201 #interrupt-cells = <1>;
202 reg = <0x48200000 0x1000>;
203 };
Adam Ford00bf7152017-04-17 08:09:38 -0500204
Adam Fordf9464222017-08-25 07:33:26 -0500205 sdma: dma-controller@48056000 {
206 compatible = "ti,omap3630-sdma", "ti,omap3430-sdma";
207 reg = <0x48056000 0x1000>;
208 interrupts = <12>,
209 <13>,
210 <14>,
211 <15>;
212 #dma-cells = <1>;
213 dma-channels = <32>;
214 dma-requests = <96>;
Adam Ford39ba5402018-07-09 20:14:25 -0500215 ti,hwmods = "dma";
Adam Fordf9464222017-08-25 07:33:26 -0500216 };
Adam Ford00bf7152017-04-17 08:09:38 -0500217
Adam Fordf9464222017-08-25 07:33:26 -0500218 gpio1: gpio@48310000 {
219 compatible = "ti,omap3-gpio";
220 reg = <0x48310000 0x200>;
221 interrupts = <29>;
222 ti,hwmods = "gpio1";
223 ti,gpio-always-on;
224 gpio-controller;
225 #gpio-cells = <2>;
226 interrupt-controller;
227 #interrupt-cells = <2>;
228 };
Adam Ford00bf7152017-04-17 08:09:38 -0500229
Adam Fordf9464222017-08-25 07:33:26 -0500230 gpio2: gpio@49050000 {
231 compatible = "ti,omap3-gpio";
232 reg = <0x49050000 0x200>;
233 interrupts = <30>;
234 ti,hwmods = "gpio2";
235 gpio-controller;
236 #gpio-cells = <2>;
237 interrupt-controller;
238 #interrupt-cells = <2>;
239 };
Adam Ford00bf7152017-04-17 08:09:38 -0500240
Adam Fordf9464222017-08-25 07:33:26 -0500241 gpio3: gpio@49052000 {
242 compatible = "ti,omap3-gpio";
243 reg = <0x49052000 0x200>;
244 interrupts = <31>;
245 ti,hwmods = "gpio3";
246 gpio-controller;
247 #gpio-cells = <2>;
248 interrupt-controller;
249 #interrupt-cells = <2>;
250 };
Adam Ford00bf7152017-04-17 08:09:38 -0500251
Adam Fordf9464222017-08-25 07:33:26 -0500252 gpio4: gpio@49054000 {
253 compatible = "ti,omap3-gpio";
254 reg = <0x49054000 0x200>;
255 interrupts = <32>;
256 ti,hwmods = "gpio4";
257 gpio-controller;
258 #gpio-cells = <2>;
259 interrupt-controller;
260 #interrupt-cells = <2>;
261 };
Adam Ford00bf7152017-04-17 08:09:38 -0500262
Adam Fordf9464222017-08-25 07:33:26 -0500263 gpio5: gpio@49056000 {
264 compatible = "ti,omap3-gpio";
265 reg = <0x49056000 0x200>;
266 interrupts = <33>;
267 ti,hwmods = "gpio5";
268 gpio-controller;
269 #gpio-cells = <2>;
270 interrupt-controller;
271 #interrupt-cells = <2>;
272 };
Adam Ford00bf7152017-04-17 08:09:38 -0500273
Adam Fordf9464222017-08-25 07:33:26 -0500274 gpio6: gpio@49058000 {
275 compatible = "ti,omap3-gpio";
276 reg = <0x49058000 0x200>;
277 interrupts = <34>;
278 ti,hwmods = "gpio6";
279 gpio-controller;
280 #gpio-cells = <2>;
281 interrupt-controller;
282 #interrupt-cells = <2>;
283 };
Adam Ford00bf7152017-04-17 08:09:38 -0500284
Adam Fordf9464222017-08-25 07:33:26 -0500285 uart1: serial@4806a000 {
286 compatible = "ti,omap3-uart";
287 reg = <0x4806a000 0x2000>;
Adam Fordf9464222017-08-25 07:33:26 -0500288 interrupts-extended = <&intc 72>;
289 dmas = <&sdma 49 &sdma 50>;
290 dma-names = "tx", "rx";
291 ti,hwmods = "uart1";
292 clock-frequency = <48000000>;
293 };
Adam Ford00bf7152017-04-17 08:09:38 -0500294
Adam Fordf9464222017-08-25 07:33:26 -0500295 uart2: serial@4806c000 {
296 compatible = "ti,omap3-uart";
297 reg = <0x4806c000 0x400>;
Adam Fordf9464222017-08-25 07:33:26 -0500298 interrupts-extended = <&intc 73>;
299 dmas = <&sdma 51 &sdma 52>;
300 dma-names = "tx", "rx";
301 ti,hwmods = "uart2";
302 clock-frequency = <48000000>;
303 };
Adam Ford00bf7152017-04-17 08:09:38 -0500304
Adam Fordf9464222017-08-25 07:33:26 -0500305 uart3: serial@49020000 {
306 compatible = "ti,omap3-uart";
307 reg = <0x49020000 0x400>;
Adam Fordf9464222017-08-25 07:33:26 -0500308 interrupts-extended = <&intc 74>;
309 dmas = <&sdma 53 &sdma 54>;
310 dma-names = "tx", "rx";
311 ti,hwmods = "uart3";
312 clock-frequency = <48000000>;
313 };
Adam Ford00bf7152017-04-17 08:09:38 -0500314
Adam Fordf9464222017-08-25 07:33:26 -0500315 i2c1: i2c@48070000 {
316 compatible = "ti,omap3-i2c";
317 reg = <0x48070000 0x80>;
318 interrupts = <56>;
319 dmas = <&sdma 27 &sdma 28>;
320 dma-names = "tx", "rx";
321 #address-cells = <1>;
322 #size-cells = <0>;
323 ti,hwmods = "i2c1";
324 };
Adam Ford00bf7152017-04-17 08:09:38 -0500325
Adam Fordf9464222017-08-25 07:33:26 -0500326 i2c2: i2c@48072000 {
327 compatible = "ti,omap3-i2c";
328 reg = <0x48072000 0x80>;
329 interrupts = <57>;
330 dmas = <&sdma 29 &sdma 30>;
331 dma-names = "tx", "rx";
332 #address-cells = <1>;
333 #size-cells = <0>;
334 ti,hwmods = "i2c2";
335 };
Adam Ford00bf7152017-04-17 08:09:38 -0500336
Adam Fordf9464222017-08-25 07:33:26 -0500337 i2c3: i2c@48060000 {
338 compatible = "ti,omap3-i2c";
339 reg = <0x48060000 0x80>;
340 interrupts = <61>;
341 dmas = <&sdma 25 &sdma 26>;
342 dma-names = "tx", "rx";
343 #address-cells = <1>;
344 #size-cells = <0>;
345 ti,hwmods = "i2c3";
346 };
Adam Ford00bf7152017-04-17 08:09:38 -0500347
Adam Fordf9464222017-08-25 07:33:26 -0500348 mailbox: mailbox@48094000 {
349 compatible = "ti,omap3-mailbox";
350 ti,hwmods = "mailbox";
351 reg = <0x48094000 0x200>;
352 interrupts = <26>;
353 #mbox-cells = <1>;
354 ti,mbox-num-users = <2>;
355 ti,mbox-num-fifos = <2>;
Andrew Davisddb82a02023-04-11 13:25:08 -0500356 mbox_dsp: mbox-dsp {
Adam Fordf9464222017-08-25 07:33:26 -0500357 ti,mbox-tx = <0 0 0>;
358 ti,mbox-rx = <1 0 0>;
359 };
360 };
Adam Ford00bf7152017-04-17 08:09:38 -0500361
Adam Fordf9464222017-08-25 07:33:26 -0500362 mcspi1: spi@48098000 {
363 compatible = "ti,omap2-mcspi";
364 reg = <0x48098000 0x100>;
365 interrupts = <65>;
366 #address-cells = <1>;
367 #size-cells = <0>;
368 ti,hwmods = "mcspi1";
369 ti,spi-num-cs = <4>;
370 dmas = <&sdma 35>,
371 <&sdma 36>,
372 <&sdma 37>,
373 <&sdma 38>,
374 <&sdma 39>,
375 <&sdma 40>,
376 <&sdma 41>,
377 <&sdma 42>;
378 dma-names = "tx0", "rx0", "tx1", "rx1",
379 "tx2", "rx2", "tx3", "rx3";
380 };
Adam Ford00bf7152017-04-17 08:09:38 -0500381
Adam Fordf9464222017-08-25 07:33:26 -0500382 mcspi2: spi@4809a000 {
383 compatible = "ti,omap2-mcspi";
384 reg = <0x4809a000 0x100>;
385 interrupts = <66>;
386 #address-cells = <1>;
387 #size-cells = <0>;
388 ti,hwmods = "mcspi2";
389 ti,spi-num-cs = <2>;
390 dmas = <&sdma 43>,
391 <&sdma 44>,
392 <&sdma 45>,
393 <&sdma 46>;
394 dma-names = "tx0", "rx0", "tx1", "rx1";
395 };
Adam Ford00bf7152017-04-17 08:09:38 -0500396
Adam Fordf9464222017-08-25 07:33:26 -0500397 mcspi3: spi@480b8000 {
398 compatible = "ti,omap2-mcspi";
399 reg = <0x480b8000 0x100>;
400 interrupts = <91>;
401 #address-cells = <1>;
402 #size-cells = <0>;
403 ti,hwmods = "mcspi3";
404 ti,spi-num-cs = <2>;
405 dmas = <&sdma 15>,
406 <&sdma 16>,
407 <&sdma 23>,
408 <&sdma 24>;
409 dma-names = "tx0", "rx0", "tx1", "rx1";
410 };
Adam Ford00bf7152017-04-17 08:09:38 -0500411
Adam Fordf9464222017-08-25 07:33:26 -0500412 mcspi4: spi@480ba000 {
413 compatible = "ti,omap2-mcspi";
414 reg = <0x480ba000 0x100>;
415 interrupts = <48>;
416 #address-cells = <1>;
417 #size-cells = <0>;
418 ti,hwmods = "mcspi4";
419 ti,spi-num-cs = <1>;
420 dmas = <&sdma 70>, <&sdma 71>;
421 dma-names = "tx0", "rx0";
422 };
Adam Ford00bf7152017-04-17 08:09:38 -0500423
Adam Fordf9464222017-08-25 07:33:26 -0500424 hdqw1w: 1w@480b2000 {
425 compatible = "ti,omap3-1w";
426 reg = <0x480b2000 0x1000>;
427 interrupts = <58>;
428 ti,hwmods = "hdq1w";
429 };
Adam Ford00bf7152017-04-17 08:09:38 -0500430
Adam Fordf9464222017-08-25 07:33:26 -0500431 mmc1: mmc@4809c000 {
432 compatible = "ti,omap3-hsmmc";
433 reg = <0x4809c000 0x200>;
434 interrupts = <83>;
435 ti,hwmods = "mmc1";
436 ti,dual-volt;
437 dmas = <&sdma 61>, <&sdma 62>;
438 dma-names = "tx", "rx";
439 pbias-supply = <&pbias_mmc_reg>;
440 };
Adam Ford00bf7152017-04-17 08:09:38 -0500441
Adam Fordf9464222017-08-25 07:33:26 -0500442 mmc2: mmc@480b4000 {
443 compatible = "ti,omap3-hsmmc";
444 reg = <0x480b4000 0x200>;
445 interrupts = <86>;
446 ti,hwmods = "mmc2";
447 dmas = <&sdma 47>, <&sdma 48>;
448 dma-names = "tx", "rx";
449 };
Adam Ford00bf7152017-04-17 08:09:38 -0500450
Adam Fordf9464222017-08-25 07:33:26 -0500451 mmc3: mmc@480ad000 {
452 compatible = "ti,omap3-hsmmc";
453 reg = <0x480ad000 0x200>;
454 interrupts = <94>;
455 ti,hwmods = "mmc3";
456 dmas = <&sdma 77>, <&sdma 78>;
457 dma-names = "tx", "rx";
458 };
Adam Ford00bf7152017-04-17 08:09:38 -0500459
Adam Fordf9464222017-08-25 07:33:26 -0500460 mmu_isp: mmu@480bd400 {
461 #iommu-cells = <0>;
462 compatible = "ti,omap2-iommu";
463 reg = <0x480bd400 0x80>;
464 interrupts = <24>;
465 ti,hwmods = "mmu_isp";
466 ti,#tlb-entries = <8>;
467 };
Adam Ford00bf7152017-04-17 08:09:38 -0500468
Adam Fordf9464222017-08-25 07:33:26 -0500469 mmu_iva: mmu@5d000000 {
470 #iommu-cells = <0>;
471 compatible = "ti,omap2-iommu";
472 reg = <0x5d000000 0x80>;
473 interrupts = <28>;
474 ti,hwmods = "mmu_iva";
475 status = "disabled";
476 };
Adam Ford00bf7152017-04-17 08:09:38 -0500477
Adam Fordf9464222017-08-25 07:33:26 -0500478 wdt2: wdt@48314000 {
479 compatible = "ti,omap3-wdt";
480 reg = <0x48314000 0x80>;
481 ti,hwmods = "wd_timer2";
482 };
Adam Ford00bf7152017-04-17 08:09:38 -0500483
Adam Fordf9464222017-08-25 07:33:26 -0500484 mcbsp1: mcbsp@48074000 {
485 compatible = "ti,omap3-mcbsp";
486 reg = <0x48074000 0xff>;
487 reg-names = "mpu";
488 interrupts = <16>, /* OCP compliant interrupt */
489 <59>, /* TX interrupt */
490 <60>; /* RX interrupt */
491 interrupt-names = "common", "tx", "rx";
492 ti,buffer-size = <128>;
493 ti,hwmods = "mcbsp1";
494 dmas = <&sdma 31>,
495 <&sdma 32>;
496 dma-names = "tx", "rx";
497 clocks = <&mcbsp1_fck>;
498 clock-names = "fck";
499 status = "disabled";
500 };
Adam Ford00bf7152017-04-17 08:09:38 -0500501
Adam Fordf9464222017-08-25 07:33:26 -0500502 mcbsp2: mcbsp@49022000 {
503 compatible = "ti,omap3-mcbsp";
504 reg = <0x49022000 0xff>,
505 <0x49028000 0xff>;
506 reg-names = "mpu", "sidetone";
507 interrupts = <17>, /* OCP compliant interrupt */
508 <62>, /* TX interrupt */
509 <63>, /* RX interrupt */
510 <4>; /* Sidetone */
511 interrupt-names = "common", "tx", "rx", "sidetone";
512 ti,buffer-size = <1280>;
513 ti,hwmods = "mcbsp2", "mcbsp2_sidetone";
514 dmas = <&sdma 33>,
515 <&sdma 34>;
516 dma-names = "tx", "rx";
517 clocks = <&mcbsp2_fck>, <&mcbsp2_ick>;
518 clock-names = "fck", "ick";
519 status = "disabled";
520 };
Adam Ford00bf7152017-04-17 08:09:38 -0500521
Adam Fordf9464222017-08-25 07:33:26 -0500522 mcbsp3: mcbsp@49024000 {
523 compatible = "ti,omap3-mcbsp";
524 reg = <0x49024000 0xff>,
525 <0x4902a000 0xff>;
526 reg-names = "mpu", "sidetone";
527 interrupts = <22>, /* OCP compliant interrupt */
528 <89>, /* TX interrupt */
529 <90>, /* RX interrupt */
530 <5>; /* Sidetone */
531 interrupt-names = "common", "tx", "rx", "sidetone";
532 ti,buffer-size = <128>;
533 ti,hwmods = "mcbsp3", "mcbsp3_sidetone";
534 dmas = <&sdma 17>,
535 <&sdma 18>;
536 dma-names = "tx", "rx";
537 clocks = <&mcbsp3_fck>, <&mcbsp3_ick>;
538 clock-names = "fck", "ick";
539 status = "disabled";
540 };
Adam Ford00bf7152017-04-17 08:09:38 -0500541
Adam Fordf9464222017-08-25 07:33:26 -0500542 mcbsp4: mcbsp@49026000 {
543 compatible = "ti,omap3-mcbsp";
544 reg = <0x49026000 0xff>;
545 reg-names = "mpu";
546 interrupts = <23>, /* OCP compliant interrupt */
547 <54>, /* TX interrupt */
548 <55>; /* RX interrupt */
549 interrupt-names = "common", "tx", "rx";
550 ti,buffer-size = <128>;
551 ti,hwmods = "mcbsp4";
552 dmas = <&sdma 19>,
553 <&sdma 20>;
554 dma-names = "tx", "rx";
555 clocks = <&mcbsp4_fck>;
556 clock-names = "fck";
Adam Ford39ba5402018-07-09 20:14:25 -0500557 #sound-dai-cells = <0>;
Adam Fordf9464222017-08-25 07:33:26 -0500558 status = "disabled";
559 };
Adam Ford00bf7152017-04-17 08:09:38 -0500560
Adam Fordf9464222017-08-25 07:33:26 -0500561 mcbsp5: mcbsp@48096000 {
562 compatible = "ti,omap3-mcbsp";
563 reg = <0x48096000 0xff>;
564 reg-names = "mpu";
565 interrupts = <27>, /* OCP compliant interrupt */
566 <81>, /* TX interrupt */
567 <82>; /* RX interrupt */
568 interrupt-names = "common", "tx", "rx";
569 ti,buffer-size = <128>;
570 ti,hwmods = "mcbsp5";
571 dmas = <&sdma 21>,
572 <&sdma 22>;
573 dma-names = "tx", "rx";
574 clocks = <&mcbsp5_fck>;
575 clock-names = "fck";
576 status = "disabled";
577 };
Adam Ford00bf7152017-04-17 08:09:38 -0500578
Adam Fordf9464222017-08-25 07:33:26 -0500579 sham: sham@480c3000 {
580 compatible = "ti,omap3-sham";
581 ti,hwmods = "sham";
582 reg = <0x480c3000 0x64>;
583 interrupts = <49>;
584 dmas = <&sdma 69>;
585 dma-names = "rx";
586 };
Adam Ford00bf7152017-04-17 08:09:38 -0500587
Adam Fordf9464222017-08-25 07:33:26 -0500588 timer1: timer@48318000 {
589 compatible = "ti,omap3430-timer";
590 reg = <0x48318000 0x400>;
591 interrupts = <37>;
592 ti,hwmods = "timer1";
593 ti,timer-alwon;
594 };
Adam Ford00bf7152017-04-17 08:09:38 -0500595
Adam Fordf9464222017-08-25 07:33:26 -0500596 timer2: timer@49032000 {
597 compatible = "ti,omap3430-timer";
598 reg = <0x49032000 0x400>;
599 interrupts = <38>;
600 ti,hwmods = "timer2";
601 };
Adam Ford00bf7152017-04-17 08:09:38 -0500602
Adam Fordf9464222017-08-25 07:33:26 -0500603 timer3: timer@49034000 {
604 compatible = "ti,omap3430-timer";
605 reg = <0x49034000 0x400>;
606 interrupts = <39>;
607 ti,hwmods = "timer3";
608 };
Adam Ford00bf7152017-04-17 08:09:38 -0500609
Adam Fordf9464222017-08-25 07:33:26 -0500610 timer4: timer@49036000 {
611 compatible = "ti,omap3430-timer";
612 reg = <0x49036000 0x400>;
613 interrupts = <40>;
614 ti,hwmods = "timer4";
615 };
Adam Ford00bf7152017-04-17 08:09:38 -0500616
Adam Fordf9464222017-08-25 07:33:26 -0500617 timer5: timer@49038000 {
618 compatible = "ti,omap3430-timer";
619 reg = <0x49038000 0x400>;
620 interrupts = <41>;
621 ti,hwmods = "timer5";
622 ti,timer-dsp;
623 };
Adam Ford00bf7152017-04-17 08:09:38 -0500624
Adam Fordf9464222017-08-25 07:33:26 -0500625 timer6: timer@4903a000 {
626 compatible = "ti,omap3430-timer";
627 reg = <0x4903a000 0x400>;
628 interrupts = <42>;
629 ti,hwmods = "timer6";
630 ti,timer-dsp;
631 };
Adam Ford00bf7152017-04-17 08:09:38 -0500632
Adam Fordf9464222017-08-25 07:33:26 -0500633 timer7: timer@4903c000 {
634 compatible = "ti,omap3430-timer";
635 reg = <0x4903c000 0x400>;
636 interrupts = <43>;
637 ti,hwmods = "timer7";
638 ti,timer-dsp;
639 };
Adam Ford00bf7152017-04-17 08:09:38 -0500640
Adam Fordf9464222017-08-25 07:33:26 -0500641 timer8: timer@4903e000 {
642 compatible = "ti,omap3430-timer";
643 reg = <0x4903e000 0x400>;
644 interrupts = <44>;
645 ti,hwmods = "timer8";
646 ti,timer-pwm;
647 ti,timer-dsp;
648 };
Adam Ford00bf7152017-04-17 08:09:38 -0500649
Adam Fordf9464222017-08-25 07:33:26 -0500650 timer9: timer@49040000 {
651 compatible = "ti,omap3430-timer";
652 reg = <0x49040000 0x400>;
653 interrupts = <45>;
654 ti,hwmods = "timer9";
655 ti,timer-pwm;
656 };
Adam Ford00bf7152017-04-17 08:09:38 -0500657
Adam Fordf9464222017-08-25 07:33:26 -0500658 timer10: timer@48086000 {
659 compatible = "ti,omap3430-timer";
660 reg = <0x48086000 0x400>;
661 interrupts = <46>;
662 ti,hwmods = "timer10";
663 ti,timer-pwm;
664 };
Adam Ford00bf7152017-04-17 08:09:38 -0500665
Adam Fordf9464222017-08-25 07:33:26 -0500666 timer11: timer@48088000 {
667 compatible = "ti,omap3430-timer";
668 reg = <0x48088000 0x400>;
669 interrupts = <47>;
670 ti,hwmods = "timer11";
671 ti,timer-pwm;
672 };
Adam Ford00bf7152017-04-17 08:09:38 -0500673
Adam Fordf9464222017-08-25 07:33:26 -0500674 timer12: timer@48304000 {
675 compatible = "ti,omap3430-timer";
676 reg = <0x48304000 0x400>;
677 interrupts = <95>;
678 ti,hwmods = "timer12";
679 ti,timer-alwon;
680 ti,timer-secure;
681 };
Adam Ford00bf7152017-04-17 08:09:38 -0500682
Adam Fordf9464222017-08-25 07:33:26 -0500683 usbhstll: usbhstll@48062000 {
684 compatible = "ti,usbhs-tll";
685 reg = <0x48062000 0x1000>;
686 interrupts = <78>;
687 ti,hwmods = "usb_tll_hs";
688 };
Adam Ford00bf7152017-04-17 08:09:38 -0500689
Adam Fordf9464222017-08-25 07:33:26 -0500690 usbhshost: usbhshost@48064000 {
691 compatible = "ti,usbhs-host";
692 reg = <0x48064000 0x400>;
693 ti,hwmods = "usb_host_hs";
694 #address-cells = <1>;
695 #size-cells = <1>;
696 ranges;
Adam Ford00bf7152017-04-17 08:09:38 -0500697
Adam Fordf9464222017-08-25 07:33:26 -0500698 usbhsohci: ohci@48064400 {
699 compatible = "ti,ohci-omap3";
700 reg = <0x48064400 0x400>;
Adam Fordf9464222017-08-25 07:33:26 -0500701 interrupts = <76>;
Adam Ford39ba5402018-07-09 20:14:25 -0500702 remote-wakeup-connected;
Adam Fordf9464222017-08-25 07:33:26 -0500703 };
Adam Ford00bf7152017-04-17 08:09:38 -0500704
Adam Fordf9464222017-08-25 07:33:26 -0500705 usbhsehci: ehci@48064800 {
706 compatible = "ti,ehci-omap";
707 reg = <0x48064800 0x400>;
Adam Fordf9464222017-08-25 07:33:26 -0500708 interrupts = <77>;
709 };
710 };
Adam Ford00bf7152017-04-17 08:09:38 -0500711
Adam Fordf9464222017-08-25 07:33:26 -0500712 gpmc: gpmc@6e000000 {
713 compatible = "ti,omap3430-gpmc";
714 ti,hwmods = "gpmc";
715 reg = <0x6e000000 0x02d0>;
716 interrupts = <20>;
717 dmas = <&sdma 4>;
718 dma-names = "rxtx";
719 gpmc,num-cs = <8>;
720 gpmc,num-waitpins = <4>;
721 #address-cells = <2>;
722 #size-cells = <1>;
723 interrupt-controller;
724 #interrupt-cells = <2>;
725 gpio-controller;
726 #gpio-cells = <2>;
727 };
Adam Ford00bf7152017-04-17 08:09:38 -0500728
Adam Fordf9464222017-08-25 07:33:26 -0500729 usb_otg_hs: usb_otg_hs@480ab000 {
730 compatible = "ti,omap3-musb";
731 reg = <0x480ab000 0x1000>;
732 interrupts = <92>, <93>;
733 interrupt-names = "mc", "dma";
734 ti,hwmods = "usb_otg_hs";
735 multipoint = <1>;
736 num-eps = <16>;
737 ram-bits = <12>;
738 };
Adam Ford00bf7152017-04-17 08:09:38 -0500739
Adam Fordf9464222017-08-25 07:33:26 -0500740 dss: dss@48050000 {
741 compatible = "ti,omap3-dss";
742 reg = <0x48050000 0x200>;
743 status = "disabled";
744 ti,hwmods = "dss_core";
745 clocks = <&dss1_alwon_fck>;
746 clock-names = "fck";
747 #address-cells = <1>;
748 #size-cells = <1>;
749 ranges;
Adam Ford00bf7152017-04-17 08:09:38 -0500750
Adam Fordf9464222017-08-25 07:33:26 -0500751 dispc@48050400 {
752 compatible = "ti,omap3-dispc";
753 reg = <0x48050400 0x400>;
754 interrupts = <25>;
755 ti,hwmods = "dss_dispc";
756 clocks = <&dss1_alwon_fck>;
757 clock-names = "fck";
758 };
Adam Ford00bf7152017-04-17 08:09:38 -0500759
Adam Fordf9464222017-08-25 07:33:26 -0500760 dsi: encoder@4804fc00 {
761 compatible = "ti,omap3-dsi";
762 reg = <0x4804fc00 0x200>,
763 <0x4804fe00 0x40>,
764 <0x4804ff00 0x20>;
765 reg-names = "proto", "phy", "pll";
766 interrupts = <25>;
767 status = "disabled";
768 ti,hwmods = "dss_dsi1";
769 clocks = <&dss1_alwon_fck>, <&dss2_alwon_fck>;
770 clock-names = "fck", "sys_clk";
771 };
Adam Ford00bf7152017-04-17 08:09:38 -0500772
Adam Fordf9464222017-08-25 07:33:26 -0500773 rfbi: encoder@48050800 {
774 compatible = "ti,omap3-rfbi";
775 reg = <0x48050800 0x100>;
776 status = "disabled";
777 ti,hwmods = "dss_rfbi";
778 clocks = <&dss1_alwon_fck>, <&dss_ick>;
779 clock-names = "fck", "ick";
780 };
Adam Ford00bf7152017-04-17 08:09:38 -0500781
Adam Fordf9464222017-08-25 07:33:26 -0500782 venc: encoder@48050c00 {
783 compatible = "ti,omap3-venc";
784 reg = <0x48050c00 0x100>;
785 status = "disabled";
786 ti,hwmods = "dss_venc";
787 clocks = <&dss_tv_fck>;
788 clock-names = "fck";
789 };
790 };
Adam Ford00bf7152017-04-17 08:09:38 -0500791
Adam Fordf9464222017-08-25 07:33:26 -0500792 ssi: ssi-controller@48058000 {
793 compatible = "ti,omap3-ssi";
794 ti,hwmods = "ssi";
Adam Ford00bf7152017-04-17 08:09:38 -0500795
Adam Fordf9464222017-08-25 07:33:26 -0500796 status = "disabled";
Adam Ford00bf7152017-04-17 08:09:38 -0500797
Adam Fordf9464222017-08-25 07:33:26 -0500798 reg = <0x48058000 0x1000>,
799 <0x48059000 0x1000>;
800 reg-names = "sys",
801 "gdd";
Adam Ford00bf7152017-04-17 08:09:38 -0500802
Adam Fordf9464222017-08-25 07:33:26 -0500803 interrupts = <71>;
804 interrupt-names = "gdd_mpu";
Adam Ford00bf7152017-04-17 08:09:38 -0500805
Adam Fordf9464222017-08-25 07:33:26 -0500806 #address-cells = <1>;
807 #size-cells = <1>;
808 ranges;
Adam Ford00bf7152017-04-17 08:09:38 -0500809
Adam Fordf9464222017-08-25 07:33:26 -0500810 ssi_port1: ssi-port@4805a000 {
811 compatible = "ti,omap3-ssi-port";
Adam Ford00bf7152017-04-17 08:09:38 -0500812
Adam Fordf9464222017-08-25 07:33:26 -0500813 reg = <0x4805a000 0x800>,
814 <0x4805a800 0x800>;
815 reg-names = "tx",
816 "rx";
Adam Ford00bf7152017-04-17 08:09:38 -0500817
Adam Fordf9464222017-08-25 07:33:26 -0500818 interrupts = <67>,
819 <68>;
820 };
Adam Ford00bf7152017-04-17 08:09:38 -0500821
Adam Fordf9464222017-08-25 07:33:26 -0500822 ssi_port2: ssi-port@4805b000 {
823 compatible = "ti,omap3-ssi-port";
Adam Ford00bf7152017-04-17 08:09:38 -0500824
Adam Fordf9464222017-08-25 07:33:26 -0500825 reg = <0x4805b000 0x800>,
826 <0x4805b800 0x800>;
827 reg-names = "tx",
828 "rx";
Adam Ford00bf7152017-04-17 08:09:38 -0500829
Adam Fordf9464222017-08-25 07:33:26 -0500830 interrupts = <69>,
831 <70>;
832 };
833 };
834 };
Adam Ford00bf7152017-04-17 08:09:38 -0500835};
836
837/include/ "omap3xxx-clocks.dtsi"