blob: 41ef3d80e1aad3b56bb421b3c022b56338cecc14 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +01002/*
Wolfgang Denk291ba1b2010-10-06 09:05:45 +02003 * (C) Copyright 2006-2010
Marian Balakowiczd7a3f722006-03-14 16:24:38 +01004 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
Marian Balakowiczd7a3f722006-03-14 16:24:38 +01005 */
6
7/*
8 * mpc8349emds board configuration file
9 *
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010015/*
16 * High Level Configuration Options
17 */
18#define CONFIG_E300 1 /* E300 Family */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010019
Joe Hershberger94c50332011-10-11 23:57:14 -050020#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010021
22/*
23 * DDR Setup
24 */
Xie Xiaobo800b7532007-02-14 18:26:44 +080025#define CONFIG_DDR_ECC /* support DDR ECC function */
Marian Balakowicz52ee4bd2006-03-16 15:19:35 +010026#define CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010027#define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/
28
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +010029/*
York Sund297d392016-12-28 08:43:40 -080030 * SYS_FSL_DDR2 is selected in Kconfig to use unified DDR driver
31 * unselect it to use old spd_sdram.c
York Sunc3c301e2011-08-26 11:32:45 -070032 */
York Sunc3c301e2011-08-26 11:32:45 -070033#define CONFIG_SYS_SPD_BUS_NUM 0
34#define SPD_EEPROM_ADDRESS1 0x52
35#define SPD_EEPROM_ADDRESS2 0x51
York Sunc3c301e2011-08-26 11:32:45 -070036#define CONFIG_DIMM_SLOTS_PER_CTLR 2
37#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
38#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
39#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
York Sunc3c301e2011-08-26 11:32:45 -070040
41/*
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +010042 * 32-bit data path mode.
Wolfgang Denkebd3deb2006-04-16 10:51:58 +020043 *
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +010044 * Please note that using this mode for devices with the real density of 64-bit
45 * effectively reduces the amount of available memory due to the effect of
46 * wrapping around while translating address to row/columns, for example in the
47 * 256MB module the upper 128MB get aliased with contents of the lower
48 * 128MB); normally this define should be used for devices with real 32-bit
Wolfgang Denkebd3deb2006-04-16 10:51:58 +020049 * data path.
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +010050 */
51#undef CONFIG_DDR_32BIT
52
Mario Sixc9f92772019-01-21 09:18:15 +010053#define CONFIG_SYS_SDRAM_BASE 0x00000000 /* DDR is system memory*/
Joe Hershberger94c50332011-10-11 23:57:14 -050054#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \
55 | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010056#undef CONFIG_DDR_2T_TIMING
57
Xie Xiaobo800b7532007-02-14 18:26:44 +080058/*
59 * DDRCDR - DDR Control Driver Register
60 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020061#define CONFIG_SYS_DDRCDR_VALUE 0x80080001
Xie Xiaobo800b7532007-02-14 18:26:44 +080062
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010063#if defined(CONFIG_SPD_EEPROM)
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +010064/*
65 * Determine DDR configuration from I2C interface.
66 */
67#define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
68#else
69/*
70 * Manually set up DDR parameters
71 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020072#define CONFIG_SYS_DDR_SIZE 256 /* MB */
Xie Xiaobo800b7532007-02-14 18:26:44 +080073#if defined(CONFIG_DDR_II)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020074#define CONFIG_SYS_DDRCDR 0x80080001
Joe Hershberger94c50332011-10-11 23:57:14 -050075#define CONFIG_SYS_DDR_CS2_BNDS 0x0000000f
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020076#define CONFIG_SYS_DDR_CS2_CONFIG 0x80330102
Joe Hershberger94c50332011-10-11 23:57:14 -050077#define CONFIG_SYS_DDR_TIMING_0 0x00220802
78#define CONFIG_SYS_DDR_TIMING_1 0x38357322
79#define CONFIG_SYS_DDR_TIMING_2 0x2f9048c8
80#define CONFIG_SYS_DDR_TIMING_3 0x00000000
81#define CONFIG_SYS_DDR_CLK_CNTL 0x02000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020082#define CONFIG_SYS_DDR_MODE 0x47d00432
83#define CONFIG_SYS_DDR_MODE2 0x8000c000
Joe Hershberger94c50332011-10-11 23:57:14 -050084#define CONFIG_SYS_DDR_INTERVAL 0x03cf0080
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020085#define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000
86#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
Xie Xiaobo800b7532007-02-14 18:26:44 +080087#else
Joe Hershberger5ade3902011-10-11 23:57:31 -050088#define CONFIG_SYS_DDR_CS2_CONFIG (CSCONFIG_EN \
Joe Hershberger94c50332011-10-11 23:57:14 -050089 | CSCONFIG_ROW_BIT_13 \
90 | CSCONFIG_COL_BIT_10)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020091#define CONFIG_SYS_DDR_TIMING_1 0x36332321
92#define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
Joe Hershberger94c50332011-10-11 23:57:14 -050093#define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020094#define CONFIG_SYS_DDR_INTERVAL 0x04060100 /* autocharge,no open page */
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +010095
96#if defined(CONFIG_DDR_32BIT)
97/* set burst length to 8 for 32-bit data path */
Joe Hershberger94c50332011-10-11 23:57:14 -050098 /* DLL,normal,seq,4/2.5, 8 burst len */
99#define CONFIG_SYS_DDR_MODE 0x00000023
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100100#else
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +0100101/* the default burst length is 4 - for 64-bit data path */
Joe Hershberger94c50332011-10-11 23:57:14 -0500102 /* DLL,normal,seq,4/2.5, 4 burst len */
103#define CONFIG_SYS_DDR_MODE 0x00000022
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +0100104#endif
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100105#endif
Xie Xiaobo800b7532007-02-14 18:26:44 +0800106#endif
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100107
108/*
109 * SDRAM on the Local Bus
110 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200111#define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* Localbus SDRAM */
112#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100113
114/*
115 * FLASH on the Local Bus
116 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200117#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */
Joe Hershberger94c50332011-10-11 23:57:14 -0500118#define CONFIG_SYS_FLASH_SIZE 32 /* max flash size in MB */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100119
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500120
Joe Hershberger94c50332011-10-11 23:57:14 -0500121#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
122#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100123
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200124#undef CONFIG_SYS_FLASH_CHECKSUM
125#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
126#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100127
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200128#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100129
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200130#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
131#define CONFIG_SYS_RAMBOOT
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100132#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200133#undef CONFIG_SYS_RAMBOOT
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100134#endif
135
136/*
137 * BCSR register on local bus 32KB, 8-bit wide for MDS config reg
138 */
Joe Hershberger94c50332011-10-11 23:57:14 -0500139#define CONFIG_SYS_BCSR 0xE2400000
140 /* Access window base at BCSR base */
Mario Sixc1e29d92019-01-21 09:18:01 +0100141
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100142
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200143#define CONFIG_SYS_INIT_RAM_LOCK 1
Joe Hershberger94c50332011-10-11 23:57:14 -0500144#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */
145#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100146
Joe Hershberger94c50332011-10-11 23:57:14 -0500147#define CONFIG_SYS_GBL_DATA_OFFSET \
148 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200149#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100150
Kevin Hao349a0152016-07-08 11:25:14 +0800151#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Kim Phillips831d2f62012-06-30 18:29:20 -0500152#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100153
154/*
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100155 * Serial Port
156 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200157#define CONFIG_SYS_NS16550_SERIAL
158#define CONFIG_SYS_NS16550_REG_SIZE 1
159#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100160
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200161#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger94c50332011-10-11 23:57:14 -0500162 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100163
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200164#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
165#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100166
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100167/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200168#define CONFIG_SYS_I2C
169#define CONFIG_SYS_I2C_FSL
170#define CONFIG_SYS_FSL_I2C_SPEED 400000
171#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
172#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
173#define CONFIG_SYS_FSL_I2C2_SPEED 400000
174#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
175#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
176#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100177
Ben Warren81362c12008-01-16 22:37:42 -0500178/* SPI */
Ben Warren81362c12008-01-16 22:37:42 -0500179#undef CONFIG_SOFT_SPI /* SPI bit-banged */
Ben Warren81362c12008-01-16 22:37:42 -0500180
181/* GPIOs. Used as SPI chip selects */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200182#define CONFIG_SYS_GPIO1_PRELIM
183#define CONFIG_SYS_GPIO1_DIR 0xC0000000 /* SPI CS on 0, LED on 1 */
184#define CONFIG_SYS_GPIO1_DAT 0xC0000000 /* Both are active LOW */
Ben Warren81362c12008-01-16 22:37:42 -0500185
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100186/* TSEC */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200187#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Joe Hershberger94c50332011-10-11 23:57:14 -0500188#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200189#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Joe Hershberger94c50332011-10-11 23:57:14 -0500190#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100191
Kumar Gala4c7efd82006-04-20 13:45:32 -0500192/* USB */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200193#define CONFIG_SYS_USE_MPC834XSYS_USB_PHY 1 /* Use SYS board PHY */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100194
195/*
196 * General PCI
197 * Addresses are mapped 1-1.
198 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200199#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
200#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
201#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
202#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
203#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
204#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
Joe Hershberger94c50332011-10-11 23:57:14 -0500205#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
206#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
207#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100208
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200209#define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000
210#define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
211#define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */
212#define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000
213#define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
214#define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */
Joe Hershberger94c50332011-10-11 23:57:14 -0500215#define CONFIG_SYS_PCI2_IO_BASE 0x00000000
216#define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000
217#define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100218
219#if defined(CONFIG_PCI)
220
Ira W. Snyder0da3a3d2008-08-22 11:00:13 -0700221#define CONFIG_83XX_PCI_STREAMING
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100222
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100223#undef CONFIG_TULIP
224
225#if !defined(CONFIG_PCI_PNP)
226 #define PCI_ENET0_IOADDR 0xFIXME
227 #define PCI_ENET0_MEMADDR 0xFIXME
Wolfgang Denka1be4762008-05-20 16:00:29 +0200228 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100229#endif
230
231#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200232#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100233
234#endif /* CONFIG_PCI */
235
236/*
237 * TSEC configuration
238 */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100239
240#if defined(CONFIG_TSEC_ENET)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100241
242#define CONFIG_GMII 1 /* MII PHY management */
Joe Hershberger94c50332011-10-11 23:57:14 -0500243#define CONFIG_TSEC1 1
Kim Phillips177e58f2007-05-16 16:52:19 -0500244#define CONFIG_TSEC1_NAME "TSEC0"
Joe Hershberger94c50332011-10-11 23:57:14 -0500245#define CONFIG_TSEC2 1
Kim Phillips177e58f2007-05-16 16:52:19 -0500246#define CONFIG_TSEC2_NAME "TSEC1"
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100247#define TSEC1_PHY_ADDR 0
248#define TSEC2_PHY_ADDR 1
249#define TSEC1_PHYIDX 0
250#define TSEC2_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500251#define TSEC1_FLAGS TSEC_GIGABIT
252#define TSEC2_FLAGS TSEC_GIGABIT
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100253
254/* Options are: TSEC[0-1] */
255#define CONFIG_ETHPRIME "TSEC0"
256
257#endif /* CONFIG_TSEC_ENET */
258
259/*
260 * Configure on-board RTC
261 */
Joe Hershberger94c50332011-10-11 23:57:14 -0500262#define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
263#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100264
265/*
266 * Environment
267 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200268#ifndef CONFIG_SYS_RAMBOOT
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100269/* Address and size of Redundant Environment Sector */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100270#endif
271
272#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200273#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100274
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500275/*
Jon Loeligered26c742007-07-10 09:10:49 -0500276 * BOOTP options
277 */
278#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeligered26c742007-07-10 09:10:49 -0500279
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100280#undef CONFIG_WATCHDOG /* watchdog disabled */
281
282/*
283 * Miscellaneous configurable options
284 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200285#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100286
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100287/*
288 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700289 * have to be in the first 256 MB of memory, since this is
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100290 * the maximum mapped by the Linux kernel during initialization.
291 */
Joe Hershberger94c50332011-10-11 23:57:14 -0500292 /* Initial Memory map for Linux*/
293#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Kevin Hao9c747962016-07-08 11:25:15 +0800294#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100295
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200296#define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100297
Lee Nipper7e87e762008-04-25 15:44:45 -0500298/*
299 * System performance
300 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200301#define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */
302#define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */
Lee Nipper7e87e762008-04-25 15:44:45 -0500303
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100304/* System IO Config */
Kim Phillipsf91cad62009-06-05 14:11:33 -0500305#define CONFIG_SYS_SICRH 0
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200306#define CONFIG_SYS_SICRL SICRL_LDP_A
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100307
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100308#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000309#define CONFIG_PCI_INDIRECT_BRIDGE
Kumar Gala4c7efd82006-04-20 13:45:32 -0500310#endif
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100311
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500312#if defined(CONFIG_CMD_KGDB)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100313#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100314#endif
315
316/*
317 * Environment Configuration
318 */
319#define CONFIG_ENV_OVERWRITE
320
321#if defined(CONFIG_TSEC_ENET)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100322#define CONFIG_HAS_ETH1
Andy Fleming458c3892007-08-16 16:35:02 -0500323#define CONFIG_HAS_ETH0
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100324#endif
325
Mario Six790d8442018-03-28 14:38:20 +0200326#define CONFIG_HOSTNAME "mpc8349emds"
Joe Hershberger257ff782011-10-13 13:03:47 +0000327#define CONFIG_ROOTPATH "/nfsroot/rootfs"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000328#define CONFIG_BOOTFILE "uImage"
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100329
Joe Hershberger94c50332011-10-11 23:57:14 -0500330#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100331
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100332#define CONFIG_EXTRA_ENV_SETTINGS \
333 "netdev=eth0\0" \
334 "hostname=mpc8349emds\0" \
335 "nfsargs=setenv bootargs root=/dev/nfs rw " \
336 "nfsroot=${serverip}:${rootpath}\0" \
337 "ramargs=setenv bootargs root=/dev/ram rw\0" \
338 "addip=setenv bootargs ${bootargs} " \
339 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
340 ":${hostname}:${netdev}:off panic=1\0" \
341 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
342 "flash_nfs=run nfsargs addip addtty;" \
343 "bootm ${kernel_addr}\0" \
344 "flash_self=run ramargs addip addtty;" \
345 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
346 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
347 "bootm\0" \
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100348 "load=tftp 100000 /tftpboot/mpc8349emds/u-boot.bin\0" \
349 "update=protect off fe000000 fe03ffff; " \
Joe Hershberger94c50332011-10-11 23:57:14 -0500350 "era fe000000 fe03ffff; cp.b 100000 fe000000 ${filesize}\0"\
Detlev Zundel406e5782008-03-06 16:45:53 +0100351 "upd=run load update\0" \
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500352 "fdtaddr=780000\0" \
Kim Phillipsb1b40d82009-08-26 21:25:46 -0500353 "fdtfile=mpc834x_mds.dtb\0" \
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100354 ""
355
Joe Hershberger94c50332011-10-11 23:57:14 -0500356#define CONFIG_NFSBOOTCOMMAND \
357 "setenv bootargs root=/dev/nfs rw " \
358 "nfsroot=$serverip:$rootpath " \
359 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
360 "$netdev:off " \
361 "console=$consoledev,$baudrate $othbootargs;" \
362 "tftp $loadaddr $bootfile;" \
363 "tftp $fdtaddr $fdtfile;" \
364 "bootm $loadaddr - $fdtaddr"
Kim Phillips774e1b52006-11-01 00:10:40 -0600365
366#define CONFIG_RAMBOOTCOMMAND \
Joe Hershberger94c50332011-10-11 23:57:14 -0500367 "setenv bootargs root=/dev/ram rw " \
368 "console=$consoledev,$baudrate $othbootargs;" \
369 "tftp $ramdiskaddr $ramdiskfile;" \
370 "tftp $loadaddr $bootfile;" \
371 "tftp $fdtaddr $fdtfile;" \
372 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Kim Phillips774e1b52006-11-01 00:10:40 -0600373
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100374#define CONFIG_BOOTCOMMAND "run flash_self"
375
376#endif /* __CONFIG_H */