blob: 36a35a9a9cfbd82e105dd014008f13b1472f3314 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +09002/*
3 * board/renesas/lager/lager.c
4 * This file is lager board support.
5 *
6 * Copyright (C) 2013 Renesas Electronics Corporation
7 * Copyright (C) 2013 Nobuhiro Iwamatsu <nobuhiro.iwamatsu.yj@renesas.com>
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +09008 */
9
10#include <common.h>
Simon Glassafb02152019-12-28 10:45:01 -070011#include <cpu_func.h>
Simon Glass0af6e2d2019-08-01 09:46:52 -060012#include <env.h>
Simon Glass9d1f6192019-08-02 09:44:25 -060013#include <env_internal.h>
Simon Glassf11478f2019-12-28 10:45:07 -070014#include <hang.h>
Simon Glass97589732020-05-10 11:40:02 -060015#include <init.h>
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +090016#include <malloc.h>
17#include <netdev.h>
Nobuhiro Iwamatsu95744732014-12-09 16:20:04 +090018#include <dm.h>
19#include <dm/platform_data/serial_sh.h>
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +090020#include <asm/processor.h>
21#include <asm/mach-types.h>
22#include <asm/io.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060023#include <linux/bitops.h>
Simon Glassdbd79542020-05-10 11:40:11 -060024#include <linux/delay.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090025#include <linux/errno.h>
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +090026#include <asm/arch/sys_proto.h>
27#include <asm/gpio.h>
28#include <asm/arch/rmobile.h>
Nobuhiro Iwamatsuade3c942014-12-02 16:52:19 +090029#include <asm/arch/rcar-mstp.h>
Nobuhiro Iwamatsubaf336a2014-12-03 15:30:30 +090030#include <asm/arch/mmc.h>
Nobuhiro Iwamatsu4ca383a2014-11-21 10:19:32 +090031#include <asm/arch/sh_sdhi.h>
Nobuhiro Iwamatsu0929b742013-10-20 20:28:24 +090032#include <miiphy.h>
Nobuhiro Iwamatsua99b6b52013-10-10 09:13:41 +090033#include <i2c.h>
Nobuhiro Iwamatsubaf336a2014-12-03 15:30:30 +090034#include <mmc.h>
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +090035#include "qos.h"
36
37DECLARE_GLOBAL_DATA_PTR;
38
Nobuhiro Iwamatsu0751cbf2014-03-31 14:14:25 +090039#define CLK2MHZ(clk) (clk / 1000 / 1000)
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +090040void s_init(void)
41{
Nobuhiro Iwamatsufa3e41b2014-03-27 16:18:19 +090042 struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
43 struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +090044
45 /* Watchdog init */
46 writel(0xA5A5A500, &rwdt->rwtcsra);
47 writel(0xA5A5A500, &swdt->swtcsra);
48
Nobuhiro Iwamatsu0751cbf2014-03-31 14:14:25 +090049 /* CPU frequency setting. Set to 1.4GHz */
Nobuhiro Iwamatsu70ad4f62014-07-30 12:28:00 +090050 if (rmobile_get_cpu_rev_integer() >= R8A7790_CUT_ES2X) {
Nobuhiro Iwamatsu67fd59b2014-10-31 16:08:11 +090051 u32 stat = 0;
Nobuhiro Iwamatsu70ad4f62014-07-30 12:28:00 +090052 u32 stc = ((1400 / CLK2MHZ(CONFIG_SYS_CLK_FREQ)) - 1)
53 << PLL0_STC_BIT;
54 clrsetbits_le32(PLL0CR, PLL0_STC_MASK, stc);
Nobuhiro Iwamatsu67fd59b2014-10-31 16:08:11 +090055
56 do {
57 stat = readl(PLLECR) & PLL0ST;
58 } while (stat == 0x0);
Nobuhiro Iwamatsu70ad4f62014-07-30 12:28:00 +090059 }
Nobuhiro Iwamatsu0751cbf2014-03-31 14:14:25 +090060
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +090061 /* QoS(Quality-of-Service) Init */
62 qos_init();
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +090063}
64
Marek Vasut016a6052018-04-23 20:24:06 +020065#define TMU0_MSTP125 BIT(25)
Nobuhiro Iwamatsu0929b742013-10-20 20:28:24 +090066
Marek Vasut016a6052018-04-23 20:24:06 +020067#define SD1CKCR 0xE6150078
68#define SD2CKCR 0xE615026C
69#define SD_97500KHZ 0x7
Nobuhiro Iwamatsu4ca383a2014-11-21 10:19:32 +090070
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +090071int board_early_init_f(void)
72{
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +090073 mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
Nobuhiro Iwamatsu4ca383a2014-11-21 10:19:32 +090074
75 /*
76 * SD0 clock is set to 97.5MHz by default.
Marek Vasut016a6052018-04-23 20:24:06 +020077 * Set SD1 and SD2 to the 97.5MHz as well.
Nobuhiro Iwamatsu4ca383a2014-11-21 10:19:32 +090078 */
Marek Vasut016a6052018-04-23 20:24:06 +020079 writel(SD_97500KHZ, SD1CKCR);
80 writel(SD_97500KHZ, SD2CKCR);
Nobuhiro Iwamatsu0929b742013-10-20 20:28:24 +090081
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +090082 return 0;
83}
84
Marek Vasut016a6052018-04-23 20:24:06 +020085#define ETHERNET_PHY_RESET 185 /* GPIO 5 31 */
86
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +090087int board_init(void)
88{
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +090089 /* adress of boot parameters */
Nobuhiro Iwamatsu9c87f992014-11-10 13:58:50 +090090 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +090091
Marek Vasut016a6052018-04-23 20:24:06 +020092 /* Force ethernet PHY out of reset */
93 gpio_request(ETHERNET_PHY_RESET, "phy_reset");
94 gpio_direction_output(ETHERNET_PHY_RESET, 0);
95 mdelay(10);
96 gpio_direction_output(ETHERNET_PHY_RESET, 1);
Nobuhiro Iwamatsu0929b742013-10-20 20:28:24 +090097
98 return 0;
99}
100
Marek Vasut016a6052018-04-23 20:24:06 +0200101int dram_init(void)
Nobuhiro Iwamatsu0929b742013-10-20 20:28:24 +0900102{
Siva Durga Prasad Paladugub3d55ea2018-07-16 15:56:11 +0530103 if (fdtdec_setup_mem_size_base() != 0)
Marek Vasut016a6052018-04-23 20:24:06 +0200104 return -EINVAL;
Nobuhiro Iwamatsu0929b742013-10-20 20:28:24 +0900105
Marek Vasut016a6052018-04-23 20:24:06 +0200106 return 0;
107}
Nobuhiro Iwamatsu0929b742013-10-20 20:28:24 +0900108
Marek Vasut016a6052018-04-23 20:24:06 +0200109int dram_init_banksize(void)
110{
111 fdtdec_setup_memory_banksize();
Nobuhiro Iwamatsu0929b742013-10-20 20:28:24 +0900112
Marek Vasut016a6052018-04-23 20:24:06 +0200113 return 0;
Nobuhiro Iwamatsu0929b742013-10-20 20:28:24 +0900114}
115
Marek Vasut016a6052018-04-23 20:24:06 +0200116/* KSZ8041NL/RNL */
117#define PHY_CONTROL1 0x1E
Marek Vasut9580a452019-03-30 07:05:09 +0100118#define PHY_LED_MODE 0xC000
Nobuhiro Iwamatsu0929b742013-10-20 20:28:24 +0900119#define PHY_LED_MODE_ACK 0x4000
120int board_phy_config(struct phy_device *phydev)
121{
122 int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
123 ret &= ~PHY_LED_MODE;
124 ret |= PHY_LED_MODE_ACK;
125 ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
126
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +0900127 return 0;
128}
129
Marek Vasut016a6052018-04-23 20:24:06 +0200130void reset_cpu(ulong addr)
131{
132 struct udevice *dev;
133 const u8 pmic_bus = 2;
134 const u8 pmic_addr = 0x58;
135 u8 data;
136 int ret;
Nobuhiro Iwamatsu4ca383a2014-11-21 10:19:32 +0900137
Marek Vasut016a6052018-04-23 20:24:06 +0200138 ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev);
139 if (ret)
140 hang();
Nobuhiro Iwamatsu4ca383a2014-11-21 10:19:32 +0900141
Marek Vasut016a6052018-04-23 20:24:06 +0200142 ret = dm_i2c_read(dev, 0x13, &data, 1);
Nobuhiro Iwamatsu4ca383a2014-11-21 10:19:32 +0900143 if (ret)
Marek Vasut016a6052018-04-23 20:24:06 +0200144 hang();
Nobuhiro Iwamatsu4ca383a2014-11-21 10:19:32 +0900145
Marek Vasut016a6052018-04-23 20:24:06 +0200146 data |= BIT(1);
Nobuhiro Iwamatsu4ca383a2014-11-21 10:19:32 +0900147
Marek Vasut016a6052018-04-23 20:24:06 +0200148 ret = dm_i2c_write(dev, 0x13, &data, 1);
149 if (ret)
150 hang();
Nobuhiro Iwamatsubaf336a2014-12-03 15:30:30 +0900151}
152
Marek Vasut016a6052018-04-23 20:24:06 +0200153enum env_location env_get_location(enum env_operation op, int prio)
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +0900154{
Marek Vasut016a6052018-04-23 20:24:06 +0200155 const u32 load_magic = 0xb33fc0de;
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +0900156
Marek Vasut016a6052018-04-23 20:24:06 +0200157 /* Block environment access if loaded using JTAG */
158 if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) &&
159 (op != ENVOP_INIT))
160 return ENVL_UNKNOWN;
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +0900161
Marek Vasut016a6052018-04-23 20:24:06 +0200162 if (prio)
163 return ENVL_UNKNOWN;
Nobuhiro Iwamatsua99b6b52013-10-10 09:13:41 +0900164
Marek Vasut016a6052018-04-23 20:24:06 +0200165 return ENVL_SPI_FLASH;
Nobuhiro Iwamatsud74c8cf2013-11-21 17:06:46 +0900166}