blob: 5574299685ab5c614fa8aa0df413aec798ea9c94 [file] [log] [blame]
Simon Glasseb27dfb2014-10-30 20:25:45 -06001/*
2 * Copyright 2013 Maxime Ripard
3 *
4 * Maxime Ripard <maxime.ripard@free-electrons.com>
5 *
Hans de Goededb325e82015-04-15 19:03:49 +02006 * This file is dual-licensed: you can use it either under the terms
7 * of the GPL or the X11 license, at your option. Note that this dual
8 * licensing only applies to this file, and not this project as a
9 * whole.
Simon Glasseb27dfb2014-10-30 20:25:45 -060010 *
Hans de Goededb325e82015-04-15 19:03:49 +020011 * a) This file is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of the
14 * License, or (at your option) any later version.
15 *
16 * This file is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
Hans de Goededb325e82015-04-15 19:03:49 +020021 * Or, alternatively,
22 *
23 * b) Permission is hereby granted, free of charge, to any person
24 * obtaining a copy of this software and associated documentation
25 * files (the "Software"), to deal in the Software without
26 * restriction, including without limitation the rights to use,
27 * copy, modify, merge, publish, distribute, sublicense, and/or
28 * sell copies of the Software, and to permit persons to whom the
29 * Software is furnished to do so, subject to the following
30 * conditions:
31 *
32 * The above copyright notice and this permission notice shall be
33 * included in all copies or substantial portions of the Software.
34 *
35 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
36 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
37 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
38 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
39 * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
40 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
41 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
42 * OTHER DEALINGS IN THE SOFTWARE.
Simon Glasseb27dfb2014-10-30 20:25:45 -060043 */
44
Hans de Goededb325e82015-04-15 19:03:49 +020045#include <dt-bindings/interrupt-controller/arm-gic.h>
46#include <dt-bindings/thermal/thermal.h>
Hans de Goededb325e82015-04-15 19:03:49 +020047#include <dt-bindings/dma/sun4i-a10.h>
Jagan Tekicb80dd12018-08-05 00:40:10 +053048#include <dt-bindings/clock/sun7i-a20-ccu.h>
49#include <dt-bindings/reset/sun4i-a10-ccu.h>
Samuel Hollandb6180dc2022-04-27 15:31:23 -050050#include <dt-bindings/pinctrl/sun4i-a10.h>
Simon Glasseb27dfb2014-10-30 20:25:45 -060051
52/ {
53 interrupt-parent = <&gic>;
Jagan Teki41a7f432019-04-12 16:19:34 +053054 #address-cells = <1>;
55 #size-cells = <1>;
Simon Glasseb27dfb2014-10-30 20:25:45 -060056
57 aliases {
58 ethernet0 = &gmac;
Hans de Goededb325e82015-04-15 19:03:49 +020059 };
60
61 chosen {
62 #address-cells = <1>;
63 #size-cells = <1>;
64 ranges;
65
Jagan Teki41a7f432019-04-12 16:19:34 +053066 framebuffer-lcd0-hdmi {
Hans de Goede6ef1be32015-06-02 15:53:40 +020067 compatible = "allwinner,simple-framebuffer",
68 "simple-framebuffer";
Hans de Goededb325e82015-04-15 19:03:49 +020069 allwinner,pipeline = "de_be0-lcd0-hdmi";
Jagan Tekicb80dd12018-08-05 00:40:10 +053070 clocks = <&ccu CLK_AHB_LCD0>, <&ccu CLK_AHB_HDMI0>,
71 <&ccu CLK_AHB_DE_BE0>, <&ccu CLK_DE_BE0>,
72 <&ccu CLK_TCON0_CH1>, <&ccu CLK_DRAM_DE_BE0>,
73 <&ccu CLK_HDMI>;
Hans de Goededb325e82015-04-15 19:03:49 +020074 status = "disabled";
75 };
76
Jagan Teki41a7f432019-04-12 16:19:34 +053077 framebuffer-lcd0 {
Hans de Goededb325e82015-04-15 19:03:49 +020078 compatible = "allwinner,simple-framebuffer",
79 "simple-framebuffer";
80 allwinner,pipeline = "de_be0-lcd0";
Jagan Tekicb80dd12018-08-05 00:40:10 +053081 clocks = <&ccu CLK_AHB_LCD0>, <&ccu CLK_AHB_DE_BE0>,
82 <&ccu CLK_DE_BE0>, <&ccu CLK_TCON0_CH0>,
83 <&ccu CLK_DRAM_DE_BE0>;
Hans de Goededb325e82015-04-15 19:03:49 +020084 status = "disabled";
85 };
86
Jagan Teki41a7f432019-04-12 16:19:34 +053087 framebuffer-lcd0-tve0 {
Hans de Goededb325e82015-04-15 19:03:49 +020088 compatible = "allwinner,simple-framebuffer",
89 "simple-framebuffer";
90 allwinner,pipeline = "de_be0-lcd0-tve0";
Jagan Tekicb80dd12018-08-05 00:40:10 +053091 clocks = <&ccu CLK_AHB_TVE0>, <&ccu CLK_AHB_LCD0>,
92 <&ccu CLK_AHB_DE_BE0>,
93 <&ccu CLK_DE_BE0>, <&ccu CLK_TCON0_CH1>,
94 <&ccu CLK_DRAM_TVE0>, <&ccu CLK_DRAM_DE_BE0>;
Hans de Goededb325e82015-04-15 19:03:49 +020095 status = "disabled";
96 };
Simon Glasseb27dfb2014-10-30 20:25:45 -060097 };
98
99 cpus {
100 #address-cells = <1>;
101 #size-cells = <0>;
102
Hans de Goededb325e82015-04-15 19:03:49 +0200103 cpu0: cpu@0 {
Simon Glasseb27dfb2014-10-30 20:25:45 -0600104 compatible = "arm,cortex-a7";
105 device_type = "cpu";
106 reg = <0>;
Jagan Tekicb80dd12018-08-05 00:40:10 +0530107 clocks = <&ccu CLK_CPU>;
Hans de Goededb325e82015-04-15 19:03:49 +0200108 clock-latency = <244144>; /* 8 32k periods */
Samuel Hollandb6180dc2022-04-27 15:31:23 -0500109 operating-points =
Hans de Goede6ef1be32015-06-02 15:53:40 +0200110 /* kHz uV */
Samuel Hollandb6180dc2022-04-27 15:31:23 -0500111 <960000 1400000>,
112 <912000 1400000>,
113 <864000 1300000>,
114 <720000 1200000>,
115 <528000 1100000>,
116 <312000 1000000>,
117 <144000 1000000>;
Hans de Goededb325e82015-04-15 19:03:49 +0200118 #cooling-cells = <2>;
Simon Glasseb27dfb2014-10-30 20:25:45 -0600119 };
120
Jagan Teki41a7f432019-04-12 16:19:34 +0530121 cpu1: cpu@1 {
Simon Glasseb27dfb2014-10-30 20:25:45 -0600122 compatible = "arm,cortex-a7";
123 device_type = "cpu";
124 reg = <1>;
Jagan Teki41a7f432019-04-12 16:19:34 +0530125 clocks = <&ccu CLK_CPU>;
126 clock-latency = <244144>; /* 8 32k periods */
Samuel Hollandb6180dc2022-04-27 15:31:23 -0500127 operating-points =
Jagan Teki41a7f432019-04-12 16:19:34 +0530128 /* kHz uV */
Samuel Hollandb6180dc2022-04-27 15:31:23 -0500129 <960000 1400000>,
130 <912000 1400000>,
131 <864000 1300000>,
132 <720000 1200000>,
133 <528000 1100000>,
134 <312000 1000000>,
135 <144000 1000000>;
Jagan Teki41a7f432019-04-12 16:19:34 +0530136 #cooling-cells = <2>;
Simon Glasseb27dfb2014-10-30 20:25:45 -0600137 };
138 };
139
Hans de Goededb325e82015-04-15 19:03:49 +0200140 thermal-zones {
Samuel Hollandb6180dc2022-04-27 15:31:23 -0500141 cpu-thermal {
Hans de Goededb325e82015-04-15 19:03:49 +0200142 /* milliseconds */
143 polling-delay-passive = <250>;
144 polling-delay = <1000>;
145 thermal-sensors = <&rtp>;
146
147 cooling-maps {
148 map0 {
149 trip = <&cpu_alert0>;
Jagan Teki41a7f432019-04-12 16:19:34 +0530150 cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
151 <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
Hans de Goededb325e82015-04-15 19:03:49 +0200152 };
153 };
154
155 trips {
156 cpu_alert0: cpu_alert0 {
157 /* milliCelsius */
158 temperature = <75000>;
159 hysteresis = <2000>;
160 type = "passive";
161 };
162
163 cpu_crit: cpu_crit {
164 /* milliCelsius */
165 temperature = <100000>;
166 hysteresis = <2000>;
167 type = "critical";
168 };
169 };
170 };
171 };
172
Jagan Teki41a7f432019-04-12 16:19:34 +0530173 reserved-memory {
174 #address-cells = <1>;
175 #size-cells = <1>;
176 ranges;
177
178 /* Address must be kept in the lower 256 MiBs of DRAM for VE. */
179 default-pool {
180 compatible = "shared-dma-pool";
181 size = <0x6000000>;
Samuel Hollandb6180dc2022-04-27 15:31:23 -0500182 alloc-ranges = <0x40000000 0x10000000>;
Jagan Teki41a7f432019-04-12 16:19:34 +0530183 reusable;
184 linux,cma-default;
185 };
Simon Glasseb27dfb2014-10-30 20:25:45 -0600186 };
187
188 timer {
189 compatible = "arm,armv7-timer";
Hans de Goededb325e82015-04-15 19:03:49 +0200190 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
191 <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
192 <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
193 <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
Simon Glasseb27dfb2014-10-30 20:25:45 -0600194 };
195
196 pmu {
Jagan Teki41a7f432019-04-12 16:19:34 +0530197 compatible = "arm,cortex-a7-pmu";
Hans de Goededb325e82015-04-15 19:03:49 +0200198 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
199 <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
Simon Glasseb27dfb2014-10-30 20:25:45 -0600200 };
201
202 clocks {
203 #address-cells = <1>;
204 #size-cells = <1>;
205 ranges;
206
Jagan Teki41a7f432019-04-12 16:19:34 +0530207 osc24M: clk-24M {
Simon Glasseb27dfb2014-10-30 20:25:45 -0600208 #clock-cells = <0>;
Jagan Tekicb80dd12018-08-05 00:40:10 +0530209 compatible = "fixed-clock";
Simon Glasseb27dfb2014-10-30 20:25:45 -0600210 clock-frequency = <24000000>;
211 clock-output-names = "osc24M";
212 };
213
Jagan Teki41a7f432019-04-12 16:19:34 +0530214 osc32k: clk-32k {
Simon Glasseb27dfb2014-10-30 20:25:45 -0600215 #clock-cells = <0>;
216 compatible = "fixed-clock";
217 clock-frequency = <32768>;
218 clock-output-names = "osc32k";
219 };
220
Simon Glasseb27dfb2014-10-30 20:25:45 -0600221 /*
Hans de Goede6ef1be32015-06-02 15:53:40 +0200222 * The following two are dummy clocks, placeholders
223 * used in the gmac_tx clock. The gmac driver will
224 * choose one parent depending on the PHY interface
225 * mode, using clk_set_rate auto-reparenting.
226 *
227 * The actual TX clock rate is not controlled by the
228 * gmac_tx clock.
Simon Glasseb27dfb2014-10-30 20:25:45 -0600229 */
Jagan Teki41a7f432019-04-12 16:19:34 +0530230 mii_phy_tx_clk: clk-mii-phy-tx {
Simon Glasseb27dfb2014-10-30 20:25:45 -0600231 #clock-cells = <0>;
232 compatible = "fixed-clock";
233 clock-frequency = <25000000>;
234 clock-output-names = "mii_phy_tx";
235 };
236
Jagan Teki41a7f432019-04-12 16:19:34 +0530237 gmac_int_tx_clk: clk-gmac-int-tx {
Simon Glasseb27dfb2014-10-30 20:25:45 -0600238 #clock-cells = <0>;
239 compatible = "fixed-clock";
240 clock-frequency = <125000000>;
241 clock-output-names = "gmac_int_tx";
242 };
243
Jagan Tekicb80dd12018-08-05 00:40:10 +0530244 gmac_tx_clk: clk@1c20164 {
Simon Glasseb27dfb2014-10-30 20:25:45 -0600245 #clock-cells = <0>;
246 compatible = "allwinner,sun7i-a20-gmac-clk";
247 reg = <0x01c20164 0x4>;
248 clocks = <&mii_phy_tx_clk>, <&gmac_int_tx_clk>;
249 clock-output-names = "gmac_tx";
250 };
Jagan Tekicb80dd12018-08-05 00:40:10 +0530251 };
Simon Glasseb27dfb2014-10-30 20:25:45 -0600252
Simon Glasseb27dfb2014-10-30 20:25:45 -0600253
Jagan Tekicb80dd12018-08-05 00:40:10 +0530254 de: display-engine {
255 compatible = "allwinner,sun7i-a20-display-engine";
256 allwinner,pipelines = <&fe0>, <&fe1>;
257 status = "disabled";
Simon Glasseb27dfb2014-10-30 20:25:45 -0600258 };
259
Jagan Teki41a7f432019-04-12 16:19:34 +0530260 soc {
Simon Glasseb27dfb2014-10-30 20:25:45 -0600261 compatible = "simple-bus";
262 #address-cells = <1>;
263 #size-cells = <1>;
264 ranges;
265
Jagan Teki41a7f432019-04-12 16:19:34 +0530266 system-control@1c00000 {
267 compatible = "allwinner,sun7i-a20-system-control",
268 "allwinner,sun4i-a10-system-control";
Hans de Goede6ef1be32015-06-02 15:53:40 +0200269 reg = <0x01c00000 0x30>;
270 #address-cells = <1>;
271 #size-cells = <1>;
272 ranges;
Hans de Goededb325e82015-04-15 19:03:49 +0200273
Jagan Tekicb80dd12018-08-05 00:40:10 +0530274 sram_a: sram@0 {
Hans de Goede6ef1be32015-06-02 15:53:40 +0200275 compatible = "mmio-sram";
276 reg = <0x00000000 0xc000>;
277 #address-cells = <1>;
278 #size-cells = <1>;
279 ranges = <0 0x00000000 0xc000>;
Hans de Goededb325e82015-04-15 19:03:49 +0200280
Hans de Goede6ef1be32015-06-02 15:53:40 +0200281 emac_sram: sram-section@8000 {
Jagan Teki41a7f432019-04-12 16:19:34 +0530282 compatible = "allwinner,sun7i-a20-sram-a3-a4",
283 "allwinner,sun4i-a10-sram-a3-a4";
Hans de Goede6ef1be32015-06-02 15:53:40 +0200284 reg = <0x8000 0x4000>;
285 status = "disabled";
286 };
287 };
Hans de Goededb325e82015-04-15 19:03:49 +0200288
Jagan Tekicb80dd12018-08-05 00:40:10 +0530289 sram_d: sram@10000 {
Hans de Goede6ef1be32015-06-02 15:53:40 +0200290 compatible = "mmio-sram";
291 reg = <0x00010000 0x1000>;
292 #address-cells = <1>;
293 #size-cells = <1>;
294 ranges = <0 0x00010000 0x1000>;
Hans de Goededb325e82015-04-15 19:03:49 +0200295
Jagan Tekicb80dd12018-08-05 00:40:10 +0530296 otg_sram: sram-section@0 {
Jagan Teki41a7f432019-04-12 16:19:34 +0530297 compatible = "allwinner,sun7i-a20-sram-d",
298 "allwinner,sun4i-a10-sram-d";
Hans de Goede6ef1be32015-06-02 15:53:40 +0200299 reg = <0x0000 0x1000>;
300 status = "disabled";
301 };
302 };
Jagan Teki41a7f432019-04-12 16:19:34 +0530303
304 sram_c: sram@1d00000 {
305 compatible = "mmio-sram";
306 reg = <0x01d00000 0xd0000>;
307 #address-cells = <1>;
308 #size-cells = <1>;
309 ranges = <0 0x01d00000 0xd0000>;
310
311 ve_sram: sram-section@0 {
312 compatible = "allwinner,sun7i-a20-sram-c1",
313 "allwinner,sun4i-a10-sram-c1";
314 reg = <0x000000 0x80000>;
315 };
316 };
Hans de Goededb325e82015-04-15 19:03:49 +0200317 };
318
Jagan Tekicb80dd12018-08-05 00:40:10 +0530319 nmi_intc: interrupt-controller@1c00030 {
Simon Glasseb27dfb2014-10-30 20:25:45 -0600320 compatible = "allwinner,sun7i-a20-sc-nmi";
321 interrupt-controller;
322 #interrupt-cells = <2>;
323 reg = <0x01c00030 0x0c>;
Hans de Goededb325e82015-04-15 19:03:49 +0200324 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
325 };
326
Jagan Tekicb80dd12018-08-05 00:40:10 +0530327 dma: dma-controller@1c02000 {
Hans de Goededb325e82015-04-15 19:03:49 +0200328 compatible = "allwinner,sun4i-a10-dma";
329 reg = <0x01c02000 0x1000>;
330 interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
Jagan Tekicb80dd12018-08-05 00:40:10 +0530331 clocks = <&ccu CLK_AHB_DMA>;
Hans de Goededb325e82015-04-15 19:03:49 +0200332 #dma-cells = <2>;
Simon Glasseb27dfb2014-10-30 20:25:45 -0600333 };
334
Samuel Hollandb6180dc2022-04-27 15:31:23 -0500335 nfc: nand-controller@1c03000 {
Hans de Goede6ebb4d02016-08-18 20:51:12 +0200336 compatible = "allwinner,sun4i-a10-nand";
337 reg = <0x01c03000 0x1000>;
338 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
Jagan Tekicb80dd12018-08-05 00:40:10 +0530339 clocks = <&ccu CLK_AHB_NAND>, <&ccu CLK_NAND>;
Hans de Goede6ebb4d02016-08-18 20:51:12 +0200340 clock-names = "ahb", "mod";
341 dmas = <&dma SUN4I_DMA_DEDICATED 3>;
342 dma-names = "rxtx";
343 status = "disabled";
344 #address-cells = <1>;
345 #size-cells = <0>;
346 };
347
Jagan Tekicb80dd12018-08-05 00:40:10 +0530348 spi0: spi@1c05000 {
Simon Glasseb27dfb2014-10-30 20:25:45 -0600349 compatible = "allwinner,sun4i-a10-spi";
350 reg = <0x01c05000 0x1000>;
Hans de Goededb325e82015-04-15 19:03:49 +0200351 interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
Jagan Tekicb80dd12018-08-05 00:40:10 +0530352 clocks = <&ccu CLK_AHB_SPI0>, <&ccu CLK_SPI0>;
Simon Glasseb27dfb2014-10-30 20:25:45 -0600353 clock-names = "ahb", "mod";
Hans de Goededb325e82015-04-15 19:03:49 +0200354 dmas = <&dma SUN4I_DMA_DEDICATED 27>,
355 <&dma SUN4I_DMA_DEDICATED 26>;
356 dma-names = "rx", "tx";
Simon Glasseb27dfb2014-10-30 20:25:45 -0600357 status = "disabled";
358 #address-cells = <1>;
359 #size-cells = <0>;
Jagan Tekicb80dd12018-08-05 00:40:10 +0530360 num-cs = <4>;
Simon Glasseb27dfb2014-10-30 20:25:45 -0600361 };
362
Jagan Tekicb80dd12018-08-05 00:40:10 +0530363 spi1: spi@1c06000 {
Simon Glasseb27dfb2014-10-30 20:25:45 -0600364 compatible = "allwinner,sun4i-a10-spi";
365 reg = <0x01c06000 0x1000>;
Hans de Goededb325e82015-04-15 19:03:49 +0200366 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
Jagan Tekicb80dd12018-08-05 00:40:10 +0530367 clocks = <&ccu CLK_AHB_SPI1>, <&ccu CLK_SPI1>;
Simon Glasseb27dfb2014-10-30 20:25:45 -0600368 clock-names = "ahb", "mod";
Hans de Goededb325e82015-04-15 19:03:49 +0200369 dmas = <&dma SUN4I_DMA_DEDICATED 9>,
370 <&dma SUN4I_DMA_DEDICATED 8>;
371 dma-names = "rx", "tx";
Simon Glasseb27dfb2014-10-30 20:25:45 -0600372 status = "disabled";
373 #address-cells = <1>;
374 #size-cells = <0>;
Jagan Tekicb80dd12018-08-05 00:40:10 +0530375 num-cs = <1>;
Simon Glasseb27dfb2014-10-30 20:25:45 -0600376 };
377
Samuel Hollandb6180dc2022-04-27 15:31:23 -0500378 csi0: csi@1c09000 {
379 compatible = "allwinner,sun7i-a20-csi0";
380 reg = <0x01c09000 0x1000>;
381 interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
382 clocks = <&ccu CLK_AHB_CSI0>, <&ccu CLK_CSI_SCLK>, <&ccu CLK_DRAM_CSI0>;
383 clock-names = "bus", "isp", "ram";
384 resets = <&ccu RST_CSI0>;
385 status = "disabled";
386 };
387
Jagan Tekicb80dd12018-08-05 00:40:10 +0530388 emac: ethernet@1c0b000 {
Simon Glasseb27dfb2014-10-30 20:25:45 -0600389 compatible = "allwinner,sun4i-a10-emac";
390 reg = <0x01c0b000 0x1000>;
Hans de Goededb325e82015-04-15 19:03:49 +0200391 interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
Jagan Tekicb80dd12018-08-05 00:40:10 +0530392 clocks = <&ccu CLK_AHB_EMAC>;
Hans de Goede6ef1be32015-06-02 15:53:40 +0200393 allwinner,sram = <&emac_sram 1>;
Simon Glasseb27dfb2014-10-30 20:25:45 -0600394 status = "disabled";
395 };
396
Jagan Tekicb80dd12018-08-05 00:40:10 +0530397 mdio: mdio@1c0b080 {
Simon Glasseb27dfb2014-10-30 20:25:45 -0600398 compatible = "allwinner,sun4i-a10-mdio";
399 reg = <0x01c0b080 0x14>;
400 status = "disabled";
401 #address-cells = <1>;
402 #size-cells = <0>;
403 };
404
Jagan Tekicb80dd12018-08-05 00:40:10 +0530405 tcon0: lcd-controller@1c0c000 {
Samuel Hollandb6180dc2022-04-27 15:31:23 -0500406 compatible = "allwinner,sun7i-a20-tcon0",
407 "allwinner,sun7i-a20-tcon";
Jagan Tekicb80dd12018-08-05 00:40:10 +0530408 reg = <0x01c0c000 0x1000>;
409 interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
Samuel Hollandb6180dc2022-04-27 15:31:23 -0500410 resets = <&ccu RST_TCON0>, <&ccu RST_LVDS>;
411 reset-names = "lcd", "lvds";
Jagan Tekicb80dd12018-08-05 00:40:10 +0530412 clocks = <&ccu CLK_AHB_LCD0>,
413 <&ccu CLK_TCON0_CH0>,
414 <&ccu CLK_TCON0_CH1>;
415 clock-names = "ahb",
416 "tcon-ch0",
417 "tcon-ch1";
418 clock-output-names = "tcon0-pixel-clock";
Samuel Hollandb6180dc2022-04-27 15:31:23 -0500419 #clock-cells = <0>;
Jagan Tekicb80dd12018-08-05 00:40:10 +0530420 dmas = <&dma SUN4I_DMA_DEDICATED 14>;
421
422 ports {
423 #address-cells = <1>;
424 #size-cells = <0>;
425
426 tcon0_in: port@0 {
427 #address-cells = <1>;
428 #size-cells = <0>;
429 reg = <0>;
430
431 tcon0_in_be0: endpoint@0 {
432 reg = <0>;
433 remote-endpoint = <&be0_out_tcon0>;
434 };
435
436 tcon0_in_be1: endpoint@1 {
437 reg = <1>;
438 remote-endpoint = <&be1_out_tcon0>;
439 };
440 };
441
442 tcon0_out: port@1 {
443 #address-cells = <1>;
444 #size-cells = <0>;
445 reg = <1>;
446
447 tcon0_out_hdmi: endpoint@1 {
448 reg = <1>;
449 remote-endpoint = <&hdmi_in_tcon0>;
450 allwinner,tcon-channel = <1>;
451 };
452 };
453 };
454 };
455
456 tcon1: lcd-controller@1c0d000 {
Samuel Hollandb6180dc2022-04-27 15:31:23 -0500457 compatible = "allwinner,sun7i-a20-tcon1",
458 "allwinner,sun7i-a20-tcon";
Jagan Tekicb80dd12018-08-05 00:40:10 +0530459 reg = <0x01c0d000 0x1000>;
460 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
461 resets = <&ccu RST_TCON1>;
462 reset-names = "lcd";
463 clocks = <&ccu CLK_AHB_LCD1>,
464 <&ccu CLK_TCON1_CH0>,
465 <&ccu CLK_TCON1_CH1>;
466 clock-names = "ahb",
467 "tcon-ch0",
468 "tcon-ch1";
469 clock-output-names = "tcon1-pixel-clock";
Samuel Hollandb6180dc2022-04-27 15:31:23 -0500470 #clock-cells = <0>;
Jagan Tekicb80dd12018-08-05 00:40:10 +0530471 dmas = <&dma SUN4I_DMA_DEDICATED 15>;
472
473 ports {
474 #address-cells = <1>;
475 #size-cells = <0>;
476
477 tcon1_in: port@0 {
478 #address-cells = <1>;
479 #size-cells = <0>;
480 reg = <0>;
481
482 tcon1_in_be0: endpoint@0 {
483 reg = <0>;
484 remote-endpoint = <&be0_out_tcon1>;
485 };
486
487 tcon1_in_be1: endpoint@1 {
488 reg = <1>;
489 remote-endpoint = <&be1_out_tcon1>;
490 };
491 };
492
493 tcon1_out: port@1 {
494 #address-cells = <1>;
495 #size-cells = <0>;
496 reg = <1>;
497
498 tcon1_out_hdmi: endpoint@1 {
499 reg = <1>;
500 remote-endpoint = <&hdmi_in_tcon1>;
501 allwinner,tcon-channel = <1>;
502 };
503 };
504 };
505 };
506
Jagan Teki41a7f432019-04-12 16:19:34 +0530507 video-codec@1c0e000 {
508 compatible = "allwinner,sun7i-a20-video-engine";
509 reg = <0x01c0e000 0x1000>;
510 clocks = <&ccu CLK_AHB_VE>, <&ccu CLK_VE>,
511 <&ccu CLK_DRAM_VE>;
512 clock-names = "ahb", "mod", "ram";
513 resets = <&ccu RST_VE>;
514 interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
515 allwinner,sram = <&ve_sram 1>;
516 };
517
Jagan Tekicb80dd12018-08-05 00:40:10 +0530518 mmc0: mmc@1c0f000 {
519 compatible = "allwinner,sun7i-a20-mmc";
Simon Glasseb27dfb2014-10-30 20:25:45 -0600520 reg = <0x01c0f000 0x1000>;
Jagan Tekicb80dd12018-08-05 00:40:10 +0530521 clocks = <&ccu CLK_AHB_MMC0>,
522 <&ccu CLK_MMC0>,
523 <&ccu CLK_MMC0_OUTPUT>,
524 <&ccu CLK_MMC0_SAMPLE>;
Hans de Goededb325e82015-04-15 19:03:49 +0200525 clock-names = "ahb",
526 "mmc",
527 "output",
528 "sample";
529 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
Jagan Teki41a7f432019-04-12 16:19:34 +0530530 pinctrl-names = "default";
531 pinctrl-0 = <&mmc0_pins>;
Simon Glasseb27dfb2014-10-30 20:25:45 -0600532 status = "disabled";
Hans de Goededb325e82015-04-15 19:03:49 +0200533 #address-cells = <1>;
534 #size-cells = <0>;
Simon Glasseb27dfb2014-10-30 20:25:45 -0600535 };
536
Jagan Tekicb80dd12018-08-05 00:40:10 +0530537 mmc1: mmc@1c10000 {
538 compatible = "allwinner,sun7i-a20-mmc";
Simon Glasseb27dfb2014-10-30 20:25:45 -0600539 reg = <0x01c10000 0x1000>;
Jagan Tekicb80dd12018-08-05 00:40:10 +0530540 clocks = <&ccu CLK_AHB_MMC1>,
541 <&ccu CLK_MMC1>,
542 <&ccu CLK_MMC1_OUTPUT>,
543 <&ccu CLK_MMC1_SAMPLE>;
Hans de Goededb325e82015-04-15 19:03:49 +0200544 clock-names = "ahb",
545 "mmc",
546 "output",
547 "sample";
548 interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
Simon Glasseb27dfb2014-10-30 20:25:45 -0600549 status = "disabled";
Hans de Goededb325e82015-04-15 19:03:49 +0200550 #address-cells = <1>;
551 #size-cells = <0>;
Simon Glasseb27dfb2014-10-30 20:25:45 -0600552 };
553
Jagan Tekicb80dd12018-08-05 00:40:10 +0530554 mmc2: mmc@1c11000 {
555 compatible = "allwinner,sun7i-a20-mmc";
Simon Glasseb27dfb2014-10-30 20:25:45 -0600556 reg = <0x01c11000 0x1000>;
Jagan Tekicb80dd12018-08-05 00:40:10 +0530557 clocks = <&ccu CLK_AHB_MMC2>,
558 <&ccu CLK_MMC2>,
559 <&ccu CLK_MMC2_OUTPUT>,
560 <&ccu CLK_MMC2_SAMPLE>;
Hans de Goededb325e82015-04-15 19:03:49 +0200561 clock-names = "ahb",
562 "mmc",
563 "output",
564 "sample";
565 interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
Jagan Teki41a7f432019-04-12 16:19:34 +0530566 pinctrl-names = "default";
567 pinctrl-0 = <&mmc2_pins>;
Simon Glasseb27dfb2014-10-30 20:25:45 -0600568 status = "disabled";
Hans de Goededb325e82015-04-15 19:03:49 +0200569 #address-cells = <1>;
570 #size-cells = <0>;
Simon Glasseb27dfb2014-10-30 20:25:45 -0600571 };
572
Jagan Tekicb80dd12018-08-05 00:40:10 +0530573 mmc3: mmc@1c12000 {
574 compatible = "allwinner,sun7i-a20-mmc";
Simon Glasseb27dfb2014-10-30 20:25:45 -0600575 reg = <0x01c12000 0x1000>;
Jagan Tekicb80dd12018-08-05 00:40:10 +0530576 clocks = <&ccu CLK_AHB_MMC3>,
577 <&ccu CLK_MMC3>,
578 <&ccu CLK_MMC3_OUTPUT>,
579 <&ccu CLK_MMC3_SAMPLE>;
Hans de Goededb325e82015-04-15 19:03:49 +0200580 clock-names = "ahb",
581 "mmc",
582 "output",
583 "sample";
584 interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
Jagan Teki41a7f432019-04-12 16:19:34 +0530585 pinctrl-names = "default";
586 pinctrl-0 = <&mmc3_pins>;
Simon Glasseb27dfb2014-10-30 20:25:45 -0600587 status = "disabled";
Hans de Goededb325e82015-04-15 19:03:49 +0200588 #address-cells = <1>;
589 #size-cells = <0>;
Simon Glasseb27dfb2014-10-30 20:25:45 -0600590 };
591
Jagan Tekicb80dd12018-08-05 00:40:10 +0530592 usb_otg: usb@1c13000 {
Hans de Goede7d831822015-08-05 17:39:14 +0200593 compatible = "allwinner,sun4i-a10-musb";
594 reg = <0x01c13000 0x0400>;
Jagan Tekicb80dd12018-08-05 00:40:10 +0530595 clocks = <&ccu CLK_AHB_OTG>;
Hans de Goede7d831822015-08-05 17:39:14 +0200596 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
597 interrupt-names = "mc";
598 phys = <&usbphy 0>;
599 phy-names = "usb";
600 extcon = <&usbphy 0>;
601 allwinner,sram = <&otg_sram 1>;
Samuel Hollandb6180dc2022-04-27 15:31:23 -0500602 dr_mode = "otg";
Hans de Goede7d831822015-08-05 17:39:14 +0200603 status = "disabled";
604 };
605
Jagan Tekicb80dd12018-08-05 00:40:10 +0530606 usbphy: phy@1c13400 {
Simon Glasseb27dfb2014-10-30 20:25:45 -0600607 #phy-cells = <1>;
608 compatible = "allwinner,sun7i-a20-usb-phy";
Samuel Hollandb6180dc2022-04-27 15:31:23 -0500609 reg = <0x01c13400 0x10>, <0x01c14800 0x4>, <0x01c1c800 0x4>;
Simon Glasseb27dfb2014-10-30 20:25:45 -0600610 reg-names = "phy_ctrl", "pmu1", "pmu2";
Jagan Tekicb80dd12018-08-05 00:40:10 +0530611 clocks = <&ccu CLK_USB_PHY>;
Simon Glasseb27dfb2014-10-30 20:25:45 -0600612 clock-names = "usb_phy";
Jagan Tekicb80dd12018-08-05 00:40:10 +0530613 resets = <&ccu RST_USB_PHY0>,
614 <&ccu RST_USB_PHY1>,
615 <&ccu RST_USB_PHY2>;
Hans de Goededb325e82015-04-15 19:03:49 +0200616 reset-names = "usb0_reset", "usb1_reset", "usb2_reset";
Simon Glasseb27dfb2014-10-30 20:25:45 -0600617 status = "disabled";
618 };
619
Jagan Tekicb80dd12018-08-05 00:40:10 +0530620 ehci0: usb@1c14000 {
Simon Glasseb27dfb2014-10-30 20:25:45 -0600621 compatible = "allwinner,sun7i-a20-ehci", "generic-ehci";
622 reg = <0x01c14000 0x100>;
Hans de Goededb325e82015-04-15 19:03:49 +0200623 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
Jagan Tekicb80dd12018-08-05 00:40:10 +0530624 clocks = <&ccu CLK_AHB_EHCI0>;
Simon Glasseb27dfb2014-10-30 20:25:45 -0600625 phys = <&usbphy 1>;
626 phy-names = "usb";
627 status = "disabled";
628 };
629
Jagan Tekicb80dd12018-08-05 00:40:10 +0530630 ohci0: usb@1c14400 {
Simon Glasseb27dfb2014-10-30 20:25:45 -0600631 compatible = "allwinner,sun7i-a20-ohci", "generic-ohci";
632 reg = <0x01c14400 0x100>;
Hans de Goededb325e82015-04-15 19:03:49 +0200633 interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
Jagan Tekicb80dd12018-08-05 00:40:10 +0530634 clocks = <&ccu CLK_USB_OHCI0>, <&ccu CLK_AHB_OHCI0>;
Simon Glasseb27dfb2014-10-30 20:25:45 -0600635 phys = <&usbphy 1>;
636 phy-names = "usb";
637 status = "disabled";
638 };
639
Jagan Tekicb80dd12018-08-05 00:40:10 +0530640 crypto: crypto-engine@1c15000 {
641 compatible = "allwinner,sun7i-a20-crypto",
642 "allwinner,sun4i-a10-crypto";
Hans de Goede19888a42016-03-14 17:37:09 +0100643 reg = <0x01c15000 0x1000>;
644 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
Jagan Tekicb80dd12018-08-05 00:40:10 +0530645 clocks = <&ccu CLK_AHB_SS>, <&ccu CLK_SS>;
Hans de Goede19888a42016-03-14 17:37:09 +0100646 clock-names = "ahb", "mod";
647 };
648
Jagan Tekicb80dd12018-08-05 00:40:10 +0530649 hdmi: hdmi@1c16000 {
650 compatible = "allwinner,sun7i-a20-hdmi",
651 "allwinner,sun5i-a10s-hdmi";
652 reg = <0x01c16000 0x1000>;
653 interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>;
654 clocks = <&ccu CLK_AHB_HDMI0>, <&ccu CLK_HDMI>,
655 <&ccu CLK_PLL_VIDEO0_2X>,
656 <&ccu CLK_PLL_VIDEO1_2X>;
657 clock-names = "ahb", "mod", "pll-0", "pll-1";
658 dmas = <&dma SUN4I_DMA_NORMAL 16>,
659 <&dma SUN4I_DMA_NORMAL 16>,
660 <&dma SUN4I_DMA_DEDICATED 24>;
661 dma-names = "ddc-tx", "ddc-rx", "audio-tx";
662 status = "disabled";
663
664 ports {
665 #address-cells = <1>;
666 #size-cells = <0>;
667
668 hdmi_in: port@0 {
669 #address-cells = <1>;
670 #size-cells = <0>;
671 reg = <0>;
672
673 hdmi_in_tcon0: endpoint@0 {
674 reg = <0>;
675 remote-endpoint = <&tcon0_out_hdmi>;
676 };
677
678 hdmi_in_tcon1: endpoint@1 {
679 reg = <1>;
680 remote-endpoint = <&tcon1_out_hdmi>;
681 };
682 };
683
684 hdmi_out: port@1 {
Jagan Tekicb80dd12018-08-05 00:40:10 +0530685 reg = <1>;
686 };
687 };
688 };
689
690 spi2: spi@1c17000 {
Simon Glasseb27dfb2014-10-30 20:25:45 -0600691 compatible = "allwinner,sun4i-a10-spi";
692 reg = <0x01c17000 0x1000>;
Hans de Goededb325e82015-04-15 19:03:49 +0200693 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
Jagan Tekicb80dd12018-08-05 00:40:10 +0530694 clocks = <&ccu CLK_AHB_SPI2>, <&ccu CLK_SPI2>;
Simon Glasseb27dfb2014-10-30 20:25:45 -0600695 clock-names = "ahb", "mod";
Hans de Goededb325e82015-04-15 19:03:49 +0200696 dmas = <&dma SUN4I_DMA_DEDICATED 29>,
697 <&dma SUN4I_DMA_DEDICATED 28>;
698 dma-names = "rx", "tx";
Simon Glasseb27dfb2014-10-30 20:25:45 -0600699 status = "disabled";
700 #address-cells = <1>;
701 #size-cells = <0>;
Jagan Tekicb80dd12018-08-05 00:40:10 +0530702 num-cs = <1>;
Simon Glasseb27dfb2014-10-30 20:25:45 -0600703 };
704
Jagan Tekicb80dd12018-08-05 00:40:10 +0530705 ahci: sata@1c18000 {
Simon Glasseb27dfb2014-10-30 20:25:45 -0600706 compatible = "allwinner,sun4i-a10-ahci";
707 reg = <0x01c18000 0x1000>;
Hans de Goededb325e82015-04-15 19:03:49 +0200708 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
Jagan Tekicb80dd12018-08-05 00:40:10 +0530709 clocks = <&ccu CLK_AHB_SATA>, <&ccu CLK_SATA>;
Simon Glasseb27dfb2014-10-30 20:25:45 -0600710 status = "disabled";
711 };
712
Jagan Tekicb80dd12018-08-05 00:40:10 +0530713 ehci1: usb@1c1c000 {
Simon Glasseb27dfb2014-10-30 20:25:45 -0600714 compatible = "allwinner,sun7i-a20-ehci", "generic-ehci";
715 reg = <0x01c1c000 0x100>;
Hans de Goededb325e82015-04-15 19:03:49 +0200716 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
Jagan Tekicb80dd12018-08-05 00:40:10 +0530717 clocks = <&ccu CLK_AHB_EHCI1>;
Simon Glasseb27dfb2014-10-30 20:25:45 -0600718 phys = <&usbphy 2>;
719 phy-names = "usb";
720 status = "disabled";
721 };
722
Jagan Tekicb80dd12018-08-05 00:40:10 +0530723 ohci1: usb@1c1c400 {
Simon Glasseb27dfb2014-10-30 20:25:45 -0600724 compatible = "allwinner,sun7i-a20-ohci", "generic-ohci";
725 reg = <0x01c1c400 0x100>;
Hans de Goededb325e82015-04-15 19:03:49 +0200726 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
Jagan Tekicb80dd12018-08-05 00:40:10 +0530727 clocks = <&ccu CLK_USB_OHCI1>, <&ccu CLK_AHB_OHCI1>;
Simon Glasseb27dfb2014-10-30 20:25:45 -0600728 phys = <&usbphy 2>;
729 phy-names = "usb";
730 status = "disabled";
731 };
732
Samuel Hollandb6180dc2022-04-27 15:31:23 -0500733 csi1: csi@1c1d000 {
734 compatible = "allwinner,sun7i-a20-csi1",
735 "allwinner,sun4i-a10-csi1";
736 reg = <0x01c1d000 0x1000>;
737 interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
738 clocks = <&ccu CLK_AHB_CSI1>, <&ccu CLK_DRAM_CSI1>;
739 clock-names = "bus", "ram";
740 resets = <&ccu RST_CSI1>;
741 status = "disabled";
742 };
743
Jagan Tekicb80dd12018-08-05 00:40:10 +0530744 spi3: spi@1c1f000 {
Simon Glasseb27dfb2014-10-30 20:25:45 -0600745 compatible = "allwinner,sun4i-a10-spi";
746 reg = <0x01c1f000 0x1000>;
Hans de Goededb325e82015-04-15 19:03:49 +0200747 interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
Jagan Tekicb80dd12018-08-05 00:40:10 +0530748 clocks = <&ccu CLK_AHB_SPI3>, <&ccu CLK_SPI3>;
Simon Glasseb27dfb2014-10-30 20:25:45 -0600749 clock-names = "ahb", "mod";
Hans de Goededb325e82015-04-15 19:03:49 +0200750 dmas = <&dma SUN4I_DMA_DEDICATED 31>,
751 <&dma SUN4I_DMA_DEDICATED 30>;
752 dma-names = "rx", "tx";
Simon Glasseb27dfb2014-10-30 20:25:45 -0600753 status = "disabled";
754 #address-cells = <1>;
755 #size-cells = <0>;
Jagan Tekicb80dd12018-08-05 00:40:10 +0530756 num-cs = <1>;
Simon Glasseb27dfb2014-10-30 20:25:45 -0600757 };
758
Jagan Tekicb80dd12018-08-05 00:40:10 +0530759 ccu: clock@1c20000 {
760 compatible = "allwinner,sun7i-a20-ccu";
761 reg = <0x01c20000 0x400>;
762 clocks = <&osc24M>, <&osc32k>;
763 clock-names = "hosc", "losc";
764 #clock-cells = <1>;
765 #reset-cells = <1>;
766 };
767
768 pio: pinctrl@1c20800 {
Simon Glasseb27dfb2014-10-30 20:25:45 -0600769 compatible = "allwinner,sun7i-a20-pinctrl";
770 reg = <0x01c20800 0x400>;
Hans de Goededb325e82015-04-15 19:03:49 +0200771 interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
Jagan Tekicb80dd12018-08-05 00:40:10 +0530772 clocks = <&ccu CLK_APB0_PIO>, <&osc24M>, <&osc32k>;
773 clock-names = "apb", "hosc", "losc";
Simon Glasseb27dfb2014-10-30 20:25:45 -0600774 gpio-controller;
775 interrupt-controller;
Hans de Goede7d831822015-08-05 17:39:14 +0200776 #interrupt-cells = <3>;
Simon Glasseb27dfb2014-10-30 20:25:45 -0600777 #gpio-cells = <3>;
778
Samuel Hollandb6180dc2022-04-27 15:31:23 -0500779 /omit-if-no-ref/
780 can_pa_pins: can-pa-pins {
781 pins = "PA16", "PA17";
782 function = "can";
783 };
784
785 /omit-if-no-ref/
Jagan Teki41a7f432019-04-12 16:19:34 +0530786 can_ph_pins: can-ph-pins {
Jagan Tekicb80dd12018-08-05 00:40:10 +0530787 pins = "PH20", "PH21";
788 function = "can";
789 };
790
Samuel Hollandb6180dc2022-04-27 15:31:23 -0500791 /omit-if-no-ref/
Jagan Teki41a7f432019-04-12 16:19:34 +0530792 clk_out_a_pin: clk-out-a-pin {
Jagan Tekicb80dd12018-08-05 00:40:10 +0530793 pins = "PI12";
794 function = "clk_out_a";
Simon Glasseb27dfb2014-10-30 20:25:45 -0600795 };
796
Samuel Hollandb6180dc2022-04-27 15:31:23 -0500797 /omit-if-no-ref/
Jagan Teki41a7f432019-04-12 16:19:34 +0530798 clk_out_b_pin: clk-out-b-pin {
Jagan Tekicb80dd12018-08-05 00:40:10 +0530799 pins = "PI13";
800 function = "clk_out_b";
Simon Glasseb27dfb2014-10-30 20:25:45 -0600801 };
802
Samuel Hollandb6180dc2022-04-27 15:31:23 -0500803 /omit-if-no-ref/
804 csi0_8bits_pins: csi-8bits-pins {
805 pins = "PE0", "PE2", "PE3", "PE4", "PE5",
806 "PE6", "PE7", "PE8", "PE9", "PE10",
807 "PE11";
808 function = "csi0";
809 };
810
811 /omit-if-no-ref/
812 csi0_clk_pin: csi-clk-pin {
813 pins = "PE1";
814 function = "csi0";
815 };
816
817 /omit-if-no-ref/
818 csi1_8bits_pg_pins: csi1-8bits-pg-pins {
819 pins = "PG0", "PG2", "PG3", "PG4", "PG5",
820 "PG6", "PG7", "PG8", "PG9", "PG10",
821 "PG11";
822 function = "csi1";
823 };
824
825 /omit-if-no-ref/
826 csi1_24bits_ph_pins: csi1-24bits-ph-pins {
827 pins = "PH0", "PH1", "PH2", "PH3", "PH4",
828 "PH5", "PH6", "PH7", "PH8", "PH9",
829 "PH10", "PH11", "PH12", "PH13", "PH14",
830 "PH15", "PH16", "PH17", "PH18", "PH19",
831 "PH20", "PH21", "PH22", "PH23", "PH24",
832 "PH25", "PH26", "PH27";
833 function = "csi1";
834 };
835
836 /omit-if-no-ref/
837 csi1_clk_pg_pin: csi1-clk-pg-pin {
838 pins = "PG1";
839 function = "csi1";
840 };
841
842 /omit-if-no-ref/
Jagan Teki41a7f432019-04-12 16:19:34 +0530843 emac_pa_pins: emac-pa-pins {
Jagan Tekicb80dd12018-08-05 00:40:10 +0530844 pins = "PA0", "PA1", "PA2",
845 "PA3", "PA4", "PA5", "PA6",
846 "PA7", "PA8", "PA9", "PA10",
847 "PA11", "PA12", "PA13", "PA14",
848 "PA15", "PA16";
849 function = "emac";
Simon Glasseb27dfb2014-10-30 20:25:45 -0600850 };
851
Samuel Hollandb6180dc2022-04-27 15:31:23 -0500852 /omit-if-no-ref/
853 emac_ph_pins: emac-ph-pins {
854 pins = "PH8", "PH9", "PH10", "PH11",
855 "PH14", "PH15", "PH16", "PH17",
856 "PH18", "PH19", "PH20", "PH21",
857 "PH22", "PH23", "PH24", "PH25",
858 "PH26";
859 function = "emac";
860 };
861
862 /omit-if-no-ref/
Jagan Teki41a7f432019-04-12 16:19:34 +0530863 gmac_mii_pins: gmac-mii-pins {
Jagan Tekicb80dd12018-08-05 00:40:10 +0530864 pins = "PA0", "PA1", "PA2",
865 "PA3", "PA4", "PA5", "PA6",
866 "PA7", "PA8", "PA9", "PA10",
867 "PA11", "PA12", "PA13", "PA14",
868 "PA15", "PA16";
869 function = "gmac";
Hans de Goededb325e82015-04-15 19:03:49 +0200870 };
871
Samuel Hollandb6180dc2022-04-27 15:31:23 -0500872 /omit-if-no-ref/
Jagan Teki41a7f432019-04-12 16:19:34 +0530873 gmac_rgmii_pins: gmac-rgmii-pins {
Jagan Tekicb80dd12018-08-05 00:40:10 +0530874 pins = "PA0", "PA1", "PA2",
875 "PA3", "PA4", "PA5", "PA6",
876 "PA7", "PA8", "PA10",
877 "PA11", "PA12", "PA13",
878 "PA15", "PA16";
879 function = "gmac";
Hans de Goede6ebb4d02016-08-18 20:51:12 +0200880 /*
881 * data lines in RGMII mode use DDR mode
882 * and need a higher signal drive strength
883 */
Jagan Tekicb80dd12018-08-05 00:40:10 +0530884 drive-strength = <40>;
Hans de Goededb325e82015-04-15 19:03:49 +0200885 };
886
Samuel Hollandb6180dc2022-04-27 15:31:23 -0500887 /omit-if-no-ref/
Jagan Teki41a7f432019-04-12 16:19:34 +0530888 i2c0_pins: i2c0-pins {
Jagan Tekicb80dd12018-08-05 00:40:10 +0530889 pins = "PB0", "PB1";
890 function = "i2c0";
Hans de Goededb325e82015-04-15 19:03:49 +0200891 };
892
Samuel Hollandb6180dc2022-04-27 15:31:23 -0500893 /omit-if-no-ref/
Jagan Teki41a7f432019-04-12 16:19:34 +0530894 i2c1_pins: i2c1-pins {
Jagan Tekicb80dd12018-08-05 00:40:10 +0530895 pins = "PB18", "PB19";
896 function = "i2c1";
Simon Glasseb27dfb2014-10-30 20:25:45 -0600897 };
898
Samuel Hollandb6180dc2022-04-27 15:31:23 -0500899 /omit-if-no-ref/
Jagan Teki41a7f432019-04-12 16:19:34 +0530900 i2c2_pins: i2c2-pins {
Jagan Tekicb80dd12018-08-05 00:40:10 +0530901 pins = "PB20", "PB21";
902 function = "i2c2";
Hans de Goede6ef1be32015-06-02 15:53:40 +0200903 };
904
Samuel Hollandb6180dc2022-04-27 15:31:23 -0500905 /omit-if-no-ref/
Jagan Teki41a7f432019-04-12 16:19:34 +0530906 i2c3_pins: i2c3-pins {
Jagan Tekicb80dd12018-08-05 00:40:10 +0530907 pins = "PI0", "PI1";
908 function = "i2c3";
Hans de Goededb325e82015-04-15 19:03:49 +0200909 };
910
Samuel Hollandb6180dc2022-04-27 15:31:23 -0500911 /omit-if-no-ref/
Jagan Teki41a7f432019-04-12 16:19:34 +0530912 ir0_rx_pin: ir0-rx-pin {
Jagan Tekicb80dd12018-08-05 00:40:10 +0530913 pins = "PB4";
914 function = "ir0";
Simon Glasseb27dfb2014-10-30 20:25:45 -0600915 };
916
Samuel Hollandb6180dc2022-04-27 15:31:23 -0500917 /omit-if-no-ref/
Jagan Teki41a7f432019-04-12 16:19:34 +0530918 ir0_tx_pin: ir0-tx-pin {
Jagan Tekicb80dd12018-08-05 00:40:10 +0530919 pins = "PB3";
920 function = "ir0";
Simon Glasseb27dfb2014-10-30 20:25:45 -0600921 };
922
Samuel Hollandb6180dc2022-04-27 15:31:23 -0500923 /omit-if-no-ref/
Jagan Teki41a7f432019-04-12 16:19:34 +0530924 ir1_rx_pin: ir1-rx-pin {
Jagan Tekicb80dd12018-08-05 00:40:10 +0530925 pins = "PB23";
926 function = "ir1";
Simon Glasseb27dfb2014-10-30 20:25:45 -0600927 };
928
Samuel Hollandb6180dc2022-04-27 15:31:23 -0500929 /omit-if-no-ref/
Jagan Teki41a7f432019-04-12 16:19:34 +0530930 ir1_tx_pin: ir1-tx-pin {
Jagan Tekicb80dd12018-08-05 00:40:10 +0530931 pins = "PB22";
932 function = "ir1";
Simon Glasseb27dfb2014-10-30 20:25:45 -0600933 };
934
Samuel Hollandb6180dc2022-04-27 15:31:23 -0500935 /omit-if-no-ref/
936 lcd_lvds0_pins: lcd-lvds0-pins {
937 pins = "PD0", "PD1", "PD2", "PD3", "PD4",
938 "PD5", "PD6", "PD7", "PD8", "PD9";
939 function = "lvds0";
940 };
941
942 /omit-if-no-ref/
943 lcd_lvds1_pins: lcd-lvds1-pins {
944 pins = "PD10", "PD11", "PD12", "PD13", "PD14",
945 "PD15", "PD16", "PD17", "PD18", "PD19";
946 function = "lvds1";
947 };
948
949 /omit-if-no-ref/
Jagan Teki41a7f432019-04-12 16:19:34 +0530950 mmc0_pins: mmc0-pins {
Jagan Tekicb80dd12018-08-05 00:40:10 +0530951 pins = "PF0", "PF1", "PF2",
952 "PF3", "PF4", "PF5";
953 function = "mmc0";
954 drive-strength = <30>;
955 bias-pull-up;
Hans de Goede6ebb4d02016-08-18 20:51:12 +0200956 };
957
Samuel Hollandb6180dc2022-04-27 15:31:23 -0500958 /omit-if-no-ref/
Jagan Teki41a7f432019-04-12 16:19:34 +0530959 mmc2_pins: mmc2-pins {
Jagan Tekicb80dd12018-08-05 00:40:10 +0530960 pins = "PC6", "PC7", "PC8",
961 "PC9", "PC10", "PC11";
962 function = "mmc2";
963 drive-strength = <30>;
964 bias-pull-up;
Hans de Goede6ebb4d02016-08-18 20:51:12 +0200965 };
966
Samuel Hollandb6180dc2022-04-27 15:31:23 -0500967 /omit-if-no-ref/
Jagan Teki41a7f432019-04-12 16:19:34 +0530968 mmc3_pins: mmc3-pins {
Jagan Tekicb80dd12018-08-05 00:40:10 +0530969 pins = "PI4", "PI5", "PI6",
970 "PI7", "PI8", "PI9";
971 function = "mmc3";
972 drive-strength = <30>;
973 bias-pull-up;
Hans de Goededb325e82015-04-15 19:03:49 +0200974 };
975
Samuel Hollandb6180dc2022-04-27 15:31:23 -0500976 /omit-if-no-ref/
Jagan Teki41a7f432019-04-12 16:19:34 +0530977 ps2_0_pins: ps2-0-pins {
Jagan Tekicb80dd12018-08-05 00:40:10 +0530978 pins = "PI20", "PI21";
979 function = "ps2";
Simon Glasseb27dfb2014-10-30 20:25:45 -0600980 };
981
Samuel Hollandb6180dc2022-04-27 15:31:23 -0500982 /omit-if-no-ref/
Jagan Teki41a7f432019-04-12 16:19:34 +0530983 ps2_1_ph_pins: ps2-1-ph-pins {
Jagan Tekicb80dd12018-08-05 00:40:10 +0530984 pins = "PH12", "PH13";
985 function = "ps2";
Simon Glasseb27dfb2014-10-30 20:25:45 -0600986 };
987
Samuel Hollandb6180dc2022-04-27 15:31:23 -0500988 /omit-if-no-ref/
Jagan Teki41a7f432019-04-12 16:19:34 +0530989 pwm0_pin: pwm0-pin {
Jagan Tekicb80dd12018-08-05 00:40:10 +0530990 pins = "PB2";
991 function = "pwm";
Simon Glasseb27dfb2014-10-30 20:25:45 -0600992 };
993
Samuel Hollandb6180dc2022-04-27 15:31:23 -0500994 /omit-if-no-ref/
Jagan Teki41a7f432019-04-12 16:19:34 +0530995 pwm1_pin: pwm1-pin {
Jagan Tekicb80dd12018-08-05 00:40:10 +0530996 pins = "PI3";
997 function = "pwm";
Simon Glasseb27dfb2014-10-30 20:25:45 -0600998 };
999
Samuel Hollandb6180dc2022-04-27 15:31:23 -05001000 /omit-if-no-ref/
Jagan Teki41a7f432019-04-12 16:19:34 +05301001 spdif_tx_pin: spdif-tx-pin {
Jagan Tekicb80dd12018-08-05 00:40:10 +05301002 pins = "PB13";
1003 function = "spdif";
1004 bias-pull-up;
Simon Glasseb27dfb2014-10-30 20:25:45 -06001005 };
1006
Samuel Hollandb6180dc2022-04-27 15:31:23 -05001007 /omit-if-no-ref/
Jagan Teki41a7f432019-04-12 16:19:34 +05301008 spi0_pi_pins: spi0-pi-pins {
Jagan Tekicb80dd12018-08-05 00:40:10 +05301009 pins = "PI11", "PI12", "PI13";
1010 function = "spi0";
Hans de Goededb325e82015-04-15 19:03:49 +02001011 };
1012
Samuel Hollandb6180dc2022-04-27 15:31:23 -05001013 /omit-if-no-ref/
Jagan Teki41a7f432019-04-12 16:19:34 +05301014 spi0_cs0_pi_pin: spi0-cs0-pi-pin {
Jagan Tekicb80dd12018-08-05 00:40:10 +05301015 pins = "PI10";
1016 function = "spi0";
Hans de Goede6ef1be32015-06-02 15:53:40 +02001017 };
1018
Samuel Hollandb6180dc2022-04-27 15:31:23 -05001019 /omit-if-no-ref/
Jagan Teki41a7f432019-04-12 16:19:34 +05301020 spi0_cs1_pi_pin: spi0-cs1-pi-pin {
Jagan Tekicb80dd12018-08-05 00:40:10 +05301021 pins = "PI14";
1022 function = "spi0";
Hans de Goede6ef1be32015-06-02 15:53:40 +02001023 };
1024
Samuel Hollandb6180dc2022-04-27 15:31:23 -05001025 /omit-if-no-ref/
Jagan Teki41a7f432019-04-12 16:19:34 +05301026 spi1_pi_pins: spi1-pi-pins {
Jagan Tekicb80dd12018-08-05 00:40:10 +05301027 pins = "PI17", "PI18", "PI19";
1028 function = "spi1";
Simon Glasseb27dfb2014-10-30 20:25:45 -06001029 };
1030
Samuel Hollandb6180dc2022-04-27 15:31:23 -05001031 /omit-if-no-ref/
Jagan Teki41a7f432019-04-12 16:19:34 +05301032 spi1_cs0_pi_pin: spi1-cs0-pi-pin {
Jagan Tekicb80dd12018-08-05 00:40:10 +05301033 pins = "PI16";
1034 function = "spi1";
Hans de Goede6ef1be32015-06-02 15:53:40 +02001035 };
1036
Samuel Hollandb6180dc2022-04-27 15:31:23 -05001037 /omit-if-no-ref/
Jagan Teki41a7f432019-04-12 16:19:34 +05301038 spi2_pb_pins: spi2-pb-pins {
1039 pins = "PB15", "PB16", "PB17";
Jagan Tekicb80dd12018-08-05 00:40:10 +05301040 function = "spi2";
Simon Glasseb27dfb2014-10-30 20:25:45 -06001041 };
1042
Samuel Hollandb6180dc2022-04-27 15:31:23 -05001043 /omit-if-no-ref/
Jagan Teki41a7f432019-04-12 16:19:34 +05301044 spi2_cs0_pb_pin: spi2-cs0-pb-pin {
1045 pins = "PB14";
Jagan Tekicb80dd12018-08-05 00:40:10 +05301046 function = "spi2";
Hans de Goededb325e82015-04-15 19:03:49 +02001047 };
1048
Samuel Hollandb6180dc2022-04-27 15:31:23 -05001049 /omit-if-no-ref/
Jagan Teki41a7f432019-04-12 16:19:34 +05301050 spi2_pc_pins: spi2-pc-pins {
1051 pins = "PC20", "PC21", "PC22";
Jagan Tekicb80dd12018-08-05 00:40:10 +05301052 function = "spi2";
Hans de Goede6ef1be32015-06-02 15:53:40 +02001053 };
1054
Samuel Hollandb6180dc2022-04-27 15:31:23 -05001055 /omit-if-no-ref/
Jagan Teki41a7f432019-04-12 16:19:34 +05301056 spi2_cs0_pc_pin: spi2-cs0-pc-pin {
1057 pins = "PC19";
Jagan Tekicb80dd12018-08-05 00:40:10 +05301058 function = "spi2";
Hans de Goede6ef1be32015-06-02 15:53:40 +02001059 };
1060
Samuel Hollandb6180dc2022-04-27 15:31:23 -05001061 /omit-if-no-ref/
Jagan Teki41a7f432019-04-12 16:19:34 +05301062 uart0_pb_pins: uart0-pb-pins {
Jagan Tekicb80dd12018-08-05 00:40:10 +05301063 pins = "PB22", "PB23";
1064 function = "uart0";
Simon Glasseb27dfb2014-10-30 20:25:45 -06001065 };
1066
Samuel Hollandb6180dc2022-04-27 15:31:23 -05001067 /omit-if-no-ref/
1068 uart0_pf_pins: uart0-pf-pins {
1069 pins = "PF2", "PF4";
1070 function = "uart0";
1071 };
1072
1073 /omit-if-no-ref/
1074 uart1_pa_pins: uart1-pa-pins {
1075 pins = "PA10", "PA11";
1076 function = "uart1";
1077 };
1078
1079 /omit-if-no-ref/
1080 uart1_cts_rts_pa_pins: uart1-cts-rts-pa-pins {
1081 pins = "PA12", "PA13";
1082 function = "uart1";
1083 };
1084
1085 /omit-if-no-ref/
1086 uart2_pa_pins: uart2-pa-pins {
1087 pins = "PA2", "PA3";
1088 function = "uart2";
1089 };
1090
1091 /omit-if-no-ref/
1092 uart2_cts_rts_pa_pins: uart2-cts-rts-pa-pins {
1093 pins = "PA0", "PA1";
1094 function = "uart2";
1095 };
1096
1097 /omit-if-no-ref/
Jagan Teki41a7f432019-04-12 16:19:34 +05301098 uart2_pi_pins: uart2-pi-pins {
1099 pins = "PI18", "PI19";
Jagan Tekicb80dd12018-08-05 00:40:10 +05301100 function = "uart2";
Simon Glasseb27dfb2014-10-30 20:25:45 -06001101 };
1102
Samuel Hollandb6180dc2022-04-27 15:31:23 -05001103 /omit-if-no-ref/
Jagan Teki41a7f432019-04-12 16:19:34 +05301104 uart2_cts_rts_pi_pins: uart2-cts-rts-pi-pins {
1105 pins = "PI16", "PI17";
1106 function = "uart2";
1107 };
1108
Samuel Hollandb6180dc2022-04-27 15:31:23 -05001109 /omit-if-no-ref/
Jagan Teki41a7f432019-04-12 16:19:34 +05301110 uart3_pg_pins: uart3-pg-pins {
1111 pins = "PG6", "PG7";
1112 function = "uart3";
1113 };
1114
Samuel Hollandb6180dc2022-04-27 15:31:23 -05001115 /omit-if-no-ref/
Jagan Teki41a7f432019-04-12 16:19:34 +05301116 uart3_cts_rts_pg_pins: uart3-cts-rts-pg-pins {
1117 pins = "PG8", "PG9";
Jagan Tekicb80dd12018-08-05 00:40:10 +05301118 function = "uart3";
Simon Glasseb27dfb2014-10-30 20:25:45 -06001119 };
1120
Samuel Hollandb6180dc2022-04-27 15:31:23 -05001121 /omit-if-no-ref/
Jagan Teki41a7f432019-04-12 16:19:34 +05301122 uart3_ph_pins: uart3-ph-pins {
Jagan Tekicb80dd12018-08-05 00:40:10 +05301123 pins = "PH0", "PH1";
1124 function = "uart3";
Hans de Goede6ef1be32015-06-02 15:53:40 +02001125 };
1126
Samuel Hollandb6180dc2022-04-27 15:31:23 -05001127 /omit-if-no-ref/
1128 uart3_cts_rts_ph_pins: uart3-cts-rts-ph-pins {
1129 pins = "PH2", "PH3";
1130 function = "uart3";
1131 };
1132
1133 /omit-if-no-ref/
Jagan Teki41a7f432019-04-12 16:19:34 +05301134 uart4_pg_pins: uart4-pg-pins {
Jagan Tekicb80dd12018-08-05 00:40:10 +05301135 pins = "PG10", "PG11";
1136 function = "uart4";
Simon Glasseb27dfb2014-10-30 20:25:45 -06001137 };
1138
Samuel Hollandb6180dc2022-04-27 15:31:23 -05001139 /omit-if-no-ref/
Jagan Teki41a7f432019-04-12 16:19:34 +05301140 uart4_ph_pins: uart4-ph-pins {
Jagan Tekicb80dd12018-08-05 00:40:10 +05301141 pins = "PH4", "PH5";
1142 function = "uart4";
Hans de Goede6ef1be32015-06-02 15:53:40 +02001143 };
1144
Samuel Hollandb6180dc2022-04-27 15:31:23 -05001145 /omit-if-no-ref/
1146 uart5_ph_pins: uart5-ph-pins {
1147 pins = "PH6", "PH7";
1148 function = "uart5";
1149 };
1150
1151 /omit-if-no-ref/
Jagan Teki41a7f432019-04-12 16:19:34 +05301152 uart5_pi_pins: uart5-pi-pins {
Jagan Tekicb80dd12018-08-05 00:40:10 +05301153 pins = "PI10", "PI11";
1154 function = "uart5";
Hans de Goededb325e82015-04-15 19:03:49 +02001155 };
1156
Samuel Hollandb6180dc2022-04-27 15:31:23 -05001157 /omit-if-no-ref/
1158 uart6_pa_pins: uart6-pa-pins {
1159 pins = "PA12", "PA13";
1160 function = "uart6";
1161 };
1162
1163 /omit-if-no-ref/
Jagan Teki41a7f432019-04-12 16:19:34 +05301164 uart6_pi_pins: uart6-pi-pins {
Jagan Tekicb80dd12018-08-05 00:40:10 +05301165 pins = "PI12", "PI13";
1166 function = "uart6";
Hans de Goededb325e82015-04-15 19:03:49 +02001167 };
1168
Samuel Hollandb6180dc2022-04-27 15:31:23 -05001169 /omit-if-no-ref/
1170 uart7_pa_pins: uart7-pa-pins {
1171 pins = "PA14", "PA15";
1172 function = "uart7";
1173 };
1174
1175 /omit-if-no-ref/
Jagan Teki41a7f432019-04-12 16:19:34 +05301176 uart7_pi_pins: uart7-pi-pins {
Jagan Tekicb80dd12018-08-05 00:40:10 +05301177 pins = "PI20", "PI21";
1178 function = "uart7";
Simon Glasseb27dfb2014-10-30 20:25:45 -06001179 };
1180 };
1181
Jagan Tekicb80dd12018-08-05 00:40:10 +05301182 timer@1c20c00 {
Simon Glasseb27dfb2014-10-30 20:25:45 -06001183 compatible = "allwinner,sun4i-a10-timer";
1184 reg = <0x01c20c00 0x90>;
Hans de Goededb325e82015-04-15 19:03:49 +02001185 interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>,
1186 <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>,
1187 <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>,
1188 <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>,
1189 <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>,
1190 <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
Simon Glasseb27dfb2014-10-30 20:25:45 -06001191 clocks = <&osc24M>;
1192 };
1193
Jagan Tekicb80dd12018-08-05 00:40:10 +05301194 wdt: watchdog@1c20c90 {
Simon Glasseb27dfb2014-10-30 20:25:45 -06001195 compatible = "allwinner,sun4i-a10-wdt";
1196 reg = <0x01c20c90 0x10>;
Samuel Hollandb6180dc2022-04-27 15:31:23 -05001197 interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
1198 clocks = <&osc24M>;
Simon Glasseb27dfb2014-10-30 20:25:45 -06001199 };
1200
Jagan Tekicb80dd12018-08-05 00:40:10 +05301201 rtc: rtc@1c20d00 {
Simon Glasseb27dfb2014-10-30 20:25:45 -06001202 compatible = "allwinner,sun7i-a20-rtc";
1203 reg = <0x01c20d00 0x20>;
Hans de Goededb325e82015-04-15 19:03:49 +02001204 interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
Simon Glasseb27dfb2014-10-30 20:25:45 -06001205 };
1206
Jagan Tekicb80dd12018-08-05 00:40:10 +05301207 pwm: pwm@1c20e00 {
Simon Glasseb27dfb2014-10-30 20:25:45 -06001208 compatible = "allwinner,sun7i-a20-pwm";
1209 reg = <0x01c20e00 0xc>;
1210 clocks = <&osc24M>;
1211 #pwm-cells = <3>;
1212 status = "disabled";
1213 };
1214
Jagan Tekicb80dd12018-08-05 00:40:10 +05301215 spdif: spdif@1c21000 {
Hans de Goede6ebb4d02016-08-18 20:51:12 +02001216 #sound-dai-cells = <0>;
1217 compatible = "allwinner,sun4i-a10-spdif";
1218 reg = <0x01c21000 0x400>;
1219 interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
Jagan Tekicb80dd12018-08-05 00:40:10 +05301220 clocks = <&ccu CLK_APB0_SPDIF>, <&ccu CLK_SPDIF>;
Hans de Goede6ebb4d02016-08-18 20:51:12 +02001221 clock-names = "apb", "spdif";
1222 dmas = <&dma SUN4I_DMA_NORMAL 2>,
1223 <&dma SUN4I_DMA_NORMAL 2>;
1224 dma-names = "rx", "tx";
1225 status = "disabled";
1226 };
1227
Jagan Tekicb80dd12018-08-05 00:40:10 +05301228 ir0: ir@1c21800 {
Simon Glasseb27dfb2014-10-30 20:25:45 -06001229 compatible = "allwinner,sun4i-a10-ir";
Jagan Tekicb80dd12018-08-05 00:40:10 +05301230 clocks = <&ccu CLK_APB0_IR0>, <&ccu CLK_IR0>;
Simon Glasseb27dfb2014-10-30 20:25:45 -06001231 clock-names = "apb", "ir";
Hans de Goededb325e82015-04-15 19:03:49 +02001232 interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
Simon Glasseb27dfb2014-10-30 20:25:45 -06001233 reg = <0x01c21800 0x40>;
1234 status = "disabled";
1235 };
1236
Jagan Tekicb80dd12018-08-05 00:40:10 +05301237 ir1: ir@1c21c00 {
Simon Glasseb27dfb2014-10-30 20:25:45 -06001238 compatible = "allwinner,sun4i-a10-ir";
Jagan Tekicb80dd12018-08-05 00:40:10 +05301239 clocks = <&ccu CLK_APB0_IR1>, <&ccu CLK_IR1>;
Simon Glasseb27dfb2014-10-30 20:25:45 -06001240 clock-names = "apb", "ir";
Hans de Goededb325e82015-04-15 19:03:49 +02001241 interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
Simon Glasseb27dfb2014-10-30 20:25:45 -06001242 reg = <0x01c21c00 0x40>;
1243 status = "disabled";
1244 };
1245
Jagan Tekicb80dd12018-08-05 00:40:10 +05301246 i2s1: i2s@1c22000 {
Hans de Goede6ebb4d02016-08-18 20:51:12 +02001247 #sound-dai-cells = <0>;
1248 compatible = "allwinner,sun4i-a10-i2s";
1249 reg = <0x01c22000 0x400>;
1250 interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
Jagan Tekicb80dd12018-08-05 00:40:10 +05301251 clocks = <&ccu CLK_APB0_I2S1>, <&ccu CLK_I2S1>;
Hans de Goede6ebb4d02016-08-18 20:51:12 +02001252 clock-names = "apb", "mod";
1253 dmas = <&dma SUN4I_DMA_NORMAL 4>,
1254 <&dma SUN4I_DMA_NORMAL 4>;
1255 dma-names = "rx", "tx";
1256 status = "disabled";
1257 };
1258
Jagan Tekicb80dd12018-08-05 00:40:10 +05301259 i2s0: i2s@1c22400 {
Hans de Goede6ebb4d02016-08-18 20:51:12 +02001260 #sound-dai-cells = <0>;
1261 compatible = "allwinner,sun4i-a10-i2s";
1262 reg = <0x01c22400 0x400>;
1263 interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
Jagan Tekicb80dd12018-08-05 00:40:10 +05301264 clocks = <&ccu CLK_APB0_I2S0>, <&ccu CLK_I2S0>;
Hans de Goede6ebb4d02016-08-18 20:51:12 +02001265 clock-names = "apb", "mod";
1266 dmas = <&dma SUN4I_DMA_NORMAL 3>,
1267 <&dma SUN4I_DMA_NORMAL 3>;
1268 dma-names = "rx", "tx";
1269 status = "disabled";
1270 };
1271
Jagan Tekicb80dd12018-08-05 00:40:10 +05301272 lradc: lradc@1c22800 {
Hans de Goededb325e82015-04-15 19:03:49 +02001273 compatible = "allwinner,sun4i-a10-lradc-keys";
1274 reg = <0x01c22800 0x100>;
1275 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
1276 status = "disabled";
1277 };
1278
Jagan Tekicb80dd12018-08-05 00:40:10 +05301279 codec: codec@1c22c00 {
Hans de Goede19888a42016-03-14 17:37:09 +01001280 #sound-dai-cells = <0>;
1281 compatible = "allwinner,sun7i-a20-codec";
1282 reg = <0x01c22c00 0x40>;
1283 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
Jagan Tekicb80dd12018-08-05 00:40:10 +05301284 clocks = <&ccu CLK_APB0_CODEC>, <&ccu CLK_CODEC>;
Hans de Goede19888a42016-03-14 17:37:09 +01001285 clock-names = "apb", "codec";
1286 dmas = <&dma SUN4I_DMA_NORMAL 19>,
1287 <&dma SUN4I_DMA_NORMAL 19>;
1288 dma-names = "rx", "tx";
1289 status = "disabled";
1290 };
1291
Jagan Tekicb80dd12018-08-05 00:40:10 +05301292 sid: eeprom@1c23800 {
Simon Glasseb27dfb2014-10-30 20:25:45 -06001293 compatible = "allwinner,sun7i-a20-sid";
1294 reg = <0x01c23800 0x200>;
1295 };
1296
Jagan Tekicb80dd12018-08-05 00:40:10 +05301297 i2s2: i2s@1c24400 {
Hans de Goede6ebb4d02016-08-18 20:51:12 +02001298 #sound-dai-cells = <0>;
1299 compatible = "allwinner,sun4i-a10-i2s";
1300 reg = <0x01c24400 0x400>;
1301 interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
Jagan Tekicb80dd12018-08-05 00:40:10 +05301302 clocks = <&ccu CLK_APB0_I2S2>, <&ccu CLK_I2S2>;
Hans de Goede6ebb4d02016-08-18 20:51:12 +02001303 clock-names = "apb", "mod";
1304 dmas = <&dma SUN4I_DMA_NORMAL 6>,
1305 <&dma SUN4I_DMA_NORMAL 6>;
1306 dma-names = "rx", "tx";
1307 status = "disabled";
1308 };
1309
Jagan Tekicb80dd12018-08-05 00:40:10 +05301310 rtp: rtp@1c25000 {
Hans de Goededb325e82015-04-15 19:03:49 +02001311 compatible = "allwinner,sun5i-a13-ts";
Simon Glasseb27dfb2014-10-30 20:25:45 -06001312 reg = <0x01c25000 0x100>;
Hans de Goededb325e82015-04-15 19:03:49 +02001313 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
1314 #thermal-sensor-cells = <0>;
Simon Glasseb27dfb2014-10-30 20:25:45 -06001315 };
1316
Jagan Tekicb80dd12018-08-05 00:40:10 +05301317 uart0: serial@1c28000 {
Simon Glasseb27dfb2014-10-30 20:25:45 -06001318 compatible = "snps,dw-apb-uart";
1319 reg = <0x01c28000 0x400>;
Hans de Goededb325e82015-04-15 19:03:49 +02001320 interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
Simon Glasseb27dfb2014-10-30 20:25:45 -06001321 reg-shift = <2>;
1322 reg-io-width = <4>;
Jagan Tekicb80dd12018-08-05 00:40:10 +05301323 clocks = <&ccu CLK_APB1_UART0>;
Simon Glasseb27dfb2014-10-30 20:25:45 -06001324 status = "disabled";
1325 };
1326
Jagan Tekicb80dd12018-08-05 00:40:10 +05301327 uart1: serial@1c28400 {
Simon Glasseb27dfb2014-10-30 20:25:45 -06001328 compatible = "snps,dw-apb-uart";
1329 reg = <0x01c28400 0x400>;
Hans de Goededb325e82015-04-15 19:03:49 +02001330 interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
Simon Glasseb27dfb2014-10-30 20:25:45 -06001331 reg-shift = <2>;
1332 reg-io-width = <4>;
Jagan Tekicb80dd12018-08-05 00:40:10 +05301333 clocks = <&ccu CLK_APB1_UART1>;
Simon Glasseb27dfb2014-10-30 20:25:45 -06001334 status = "disabled";
1335 };
1336
Jagan Tekicb80dd12018-08-05 00:40:10 +05301337 uart2: serial@1c28800 {
Simon Glasseb27dfb2014-10-30 20:25:45 -06001338 compatible = "snps,dw-apb-uart";
1339 reg = <0x01c28800 0x400>;
Hans de Goededb325e82015-04-15 19:03:49 +02001340 interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
Simon Glasseb27dfb2014-10-30 20:25:45 -06001341 reg-shift = <2>;
1342 reg-io-width = <4>;
Jagan Tekicb80dd12018-08-05 00:40:10 +05301343 clocks = <&ccu CLK_APB1_UART2>;
Simon Glasseb27dfb2014-10-30 20:25:45 -06001344 status = "disabled";
1345 };
1346
Jagan Tekicb80dd12018-08-05 00:40:10 +05301347 uart3: serial@1c28c00 {
Simon Glasseb27dfb2014-10-30 20:25:45 -06001348 compatible = "snps,dw-apb-uart";
1349 reg = <0x01c28c00 0x400>;
Hans de Goededb325e82015-04-15 19:03:49 +02001350 interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
Simon Glasseb27dfb2014-10-30 20:25:45 -06001351 reg-shift = <2>;
1352 reg-io-width = <4>;
Jagan Tekicb80dd12018-08-05 00:40:10 +05301353 clocks = <&ccu CLK_APB1_UART3>;
Simon Glasseb27dfb2014-10-30 20:25:45 -06001354 status = "disabled";
1355 };
1356
Jagan Tekicb80dd12018-08-05 00:40:10 +05301357 uart4: serial@1c29000 {
Simon Glasseb27dfb2014-10-30 20:25:45 -06001358 compatible = "snps,dw-apb-uart";
1359 reg = <0x01c29000 0x400>;
Hans de Goededb325e82015-04-15 19:03:49 +02001360 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
Simon Glasseb27dfb2014-10-30 20:25:45 -06001361 reg-shift = <2>;
1362 reg-io-width = <4>;
Jagan Tekicb80dd12018-08-05 00:40:10 +05301363 clocks = <&ccu CLK_APB1_UART4>;
Simon Glasseb27dfb2014-10-30 20:25:45 -06001364 status = "disabled";
1365 };
1366
Jagan Tekicb80dd12018-08-05 00:40:10 +05301367 uart5: serial@1c29400 {
Simon Glasseb27dfb2014-10-30 20:25:45 -06001368 compatible = "snps,dw-apb-uart";
1369 reg = <0x01c29400 0x400>;
Hans de Goededb325e82015-04-15 19:03:49 +02001370 interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>;
Simon Glasseb27dfb2014-10-30 20:25:45 -06001371 reg-shift = <2>;
1372 reg-io-width = <4>;
Jagan Tekicb80dd12018-08-05 00:40:10 +05301373 clocks = <&ccu CLK_APB1_UART5>;
Simon Glasseb27dfb2014-10-30 20:25:45 -06001374 status = "disabled";
1375 };
1376
Jagan Tekicb80dd12018-08-05 00:40:10 +05301377 uart6: serial@1c29800 {
Simon Glasseb27dfb2014-10-30 20:25:45 -06001378 compatible = "snps,dw-apb-uart";
1379 reg = <0x01c29800 0x400>;
Hans de Goededb325e82015-04-15 19:03:49 +02001380 interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
Simon Glasseb27dfb2014-10-30 20:25:45 -06001381 reg-shift = <2>;
1382 reg-io-width = <4>;
Jagan Tekicb80dd12018-08-05 00:40:10 +05301383 clocks = <&ccu CLK_APB1_UART6>;
Simon Glasseb27dfb2014-10-30 20:25:45 -06001384 status = "disabled";
1385 };
1386
Jagan Tekicb80dd12018-08-05 00:40:10 +05301387 uart7: serial@1c29c00 {
Simon Glasseb27dfb2014-10-30 20:25:45 -06001388 compatible = "snps,dw-apb-uart";
1389 reg = <0x01c29c00 0x400>;
Hans de Goededb325e82015-04-15 19:03:49 +02001390 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
Simon Glasseb27dfb2014-10-30 20:25:45 -06001391 reg-shift = <2>;
1392 reg-io-width = <4>;
Jagan Tekicb80dd12018-08-05 00:40:10 +05301393 clocks = <&ccu CLK_APB1_UART7>;
Simon Glasseb27dfb2014-10-30 20:25:45 -06001394 status = "disabled";
1395 };
1396
Jagan Tekicb80dd12018-08-05 00:40:10 +05301397 ps20: ps2@1c2a000 {
1398 compatible = "allwinner,sun4i-a10-ps2";
1399 reg = <0x01c2a000 0x400>;
1400 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
1401 clocks = <&ccu CLK_APB1_PS20>;
1402 status = "disabled";
1403 };
1404
1405 ps21: ps2@1c2a400 {
1406 compatible = "allwinner,sun4i-a10-ps2";
1407 reg = <0x01c2a400 0x400>;
1408 interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
1409 clocks = <&ccu CLK_APB1_PS21>;
1410 status = "disabled";
1411 };
1412
1413 i2c0: i2c@1c2ac00 {
Hans de Goede6ef1be32015-06-02 15:53:40 +02001414 compatible = "allwinner,sun7i-a20-i2c",
1415 "allwinner,sun4i-a10-i2c";
Simon Glasseb27dfb2014-10-30 20:25:45 -06001416 reg = <0x01c2ac00 0x400>;
Hans de Goededb325e82015-04-15 19:03:49 +02001417 interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
Jagan Tekicb80dd12018-08-05 00:40:10 +05301418 clocks = <&ccu CLK_APB1_I2C0>;
Jagan Teki41a7f432019-04-12 16:19:34 +05301419 pinctrl-names = "default";
1420 pinctrl-0 = <&i2c0_pins>;
Simon Glasseb27dfb2014-10-30 20:25:45 -06001421 status = "disabled";
1422 #address-cells = <1>;
1423 #size-cells = <0>;
1424 };
1425
Jagan Tekicb80dd12018-08-05 00:40:10 +05301426 i2c1: i2c@1c2b000 {
Hans de Goede6ef1be32015-06-02 15:53:40 +02001427 compatible = "allwinner,sun7i-a20-i2c",
1428 "allwinner,sun4i-a10-i2c";
Simon Glasseb27dfb2014-10-30 20:25:45 -06001429 reg = <0x01c2b000 0x400>;
Hans de Goededb325e82015-04-15 19:03:49 +02001430 interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
Jagan Tekicb80dd12018-08-05 00:40:10 +05301431 clocks = <&ccu CLK_APB1_I2C1>;
Jagan Teki41a7f432019-04-12 16:19:34 +05301432 pinctrl-names = "default";
1433 pinctrl-0 = <&i2c1_pins>;
Simon Glasseb27dfb2014-10-30 20:25:45 -06001434 status = "disabled";
1435 #address-cells = <1>;
1436 #size-cells = <0>;
1437 };
1438
Jagan Tekicb80dd12018-08-05 00:40:10 +05301439 i2c2: i2c@1c2b400 {
Hans de Goede6ef1be32015-06-02 15:53:40 +02001440 compatible = "allwinner,sun7i-a20-i2c",
1441 "allwinner,sun4i-a10-i2c";
Simon Glasseb27dfb2014-10-30 20:25:45 -06001442 reg = <0x01c2b400 0x400>;
Hans de Goededb325e82015-04-15 19:03:49 +02001443 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
Jagan Tekicb80dd12018-08-05 00:40:10 +05301444 clocks = <&ccu CLK_APB1_I2C2>;
Jagan Teki41a7f432019-04-12 16:19:34 +05301445 pinctrl-names = "default";
1446 pinctrl-0 = <&i2c2_pins>;
Simon Glasseb27dfb2014-10-30 20:25:45 -06001447 status = "disabled";
1448 #address-cells = <1>;
1449 #size-cells = <0>;
1450 };
1451
Jagan Tekicb80dd12018-08-05 00:40:10 +05301452 i2c3: i2c@1c2b800 {
Hans de Goede6ef1be32015-06-02 15:53:40 +02001453 compatible = "allwinner,sun7i-a20-i2c",
1454 "allwinner,sun4i-a10-i2c";
Simon Glasseb27dfb2014-10-30 20:25:45 -06001455 reg = <0x01c2b800 0x400>;
Hans de Goededb325e82015-04-15 19:03:49 +02001456 interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>;
Jagan Tekicb80dd12018-08-05 00:40:10 +05301457 clocks = <&ccu CLK_APB1_I2C3>;
Jagan Teki41a7f432019-04-12 16:19:34 +05301458 pinctrl-names = "default";
1459 pinctrl-0 = <&i2c3_pins>;
Simon Glasseb27dfb2014-10-30 20:25:45 -06001460 status = "disabled";
1461 #address-cells = <1>;
1462 #size-cells = <0>;
1463 };
1464
Jagan Tekicb80dd12018-08-05 00:40:10 +05301465 can0: can@1c2bc00 {
1466 compatible = "allwinner,sun7i-a20-can",
1467 "allwinner,sun4i-a10-can";
1468 reg = <0x01c2bc00 0x400>;
1469 interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
1470 clocks = <&ccu CLK_APB1_CAN>;
1471 status = "disabled";
1472 };
1473
1474 i2c4: i2c@1c2c000 {
Hans de Goede6ef1be32015-06-02 15:53:40 +02001475 compatible = "allwinner,sun7i-a20-i2c",
1476 "allwinner,sun4i-a10-i2c";
Simon Glasseb27dfb2014-10-30 20:25:45 -06001477 reg = <0x01c2c000 0x400>;
Hans de Goededb325e82015-04-15 19:03:49 +02001478 interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
Jagan Tekicb80dd12018-08-05 00:40:10 +05301479 clocks = <&ccu CLK_APB1_I2C4>;
Simon Glasseb27dfb2014-10-30 20:25:45 -06001480 status = "disabled";
1481 #address-cells = <1>;
1482 #size-cells = <0>;
1483 };
1484
Jagan Tekicb80dd12018-08-05 00:40:10 +05301485 mali: gpu@1c40000 {
1486 compatible = "allwinner,sun7i-a20-mali", "arm,mali-400";
1487 reg = <0x01c40000 0x10000>;
1488 interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>,
1489 <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>,
1490 <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>,
1491 <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
1492 <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>,
1493 <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>,
1494 <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
1495 interrupt-names = "gp",
1496 "gpmmu",
1497 "pp0",
1498 "ppmmu0",
1499 "pp1",
1500 "ppmmu1",
1501 "pmu";
1502 clocks = <&ccu CLK_AHB_GPU>, <&ccu CLK_GPU>;
1503 clock-names = "bus", "core";
1504 resets = <&ccu RST_GPU>;
1505
1506 assigned-clocks = <&ccu CLK_GPU>;
1507 assigned-clock-rates = <384000000>;
1508 };
1509
1510 gmac: ethernet@1c50000 {
Simon Glasseb27dfb2014-10-30 20:25:45 -06001511 compatible = "allwinner,sun7i-a20-gmac";
1512 reg = <0x01c50000 0x10000>;
Hans de Goededb325e82015-04-15 19:03:49 +02001513 interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
Simon Glasseb27dfb2014-10-30 20:25:45 -06001514 interrupt-names = "macirq";
Jagan Tekicb80dd12018-08-05 00:40:10 +05301515 clocks = <&ccu CLK_AHB_GMAC>, <&gmac_tx_clk>;
Simon Glasseb27dfb2014-10-30 20:25:45 -06001516 clock-names = "stmmaceth", "allwinner_gmac_tx";
1517 snps,pbl = <2>;
1518 snps,fixed-burst;
1519 snps,force_sf_dma_mode;
1520 status = "disabled";
Samuel Hollandb6180dc2022-04-27 15:31:23 -05001521
1522 gmac_mdio: mdio {
1523 compatible = "snps,dwmac-mdio";
1524 #address-cells = <1>;
1525 #size-cells = <0>;
1526 };
Simon Glasseb27dfb2014-10-30 20:25:45 -06001527 };
1528
Jagan Tekicb80dd12018-08-05 00:40:10 +05301529 hstimer@1c60000 {
Simon Glasseb27dfb2014-10-30 20:25:45 -06001530 compatible = "allwinner,sun7i-a20-hstimer";
1531 reg = <0x01c60000 0x1000>;
Hans de Goededb325e82015-04-15 19:03:49 +02001532 interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>,
1533 <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>,
1534 <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>,
1535 <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
Jagan Tekicb80dd12018-08-05 00:40:10 +05301536 clocks = <&ccu CLK_AHB_HSTIMER>;
Simon Glasseb27dfb2014-10-30 20:25:45 -06001537 };
1538
Jagan Tekicb80dd12018-08-05 00:40:10 +05301539 gic: interrupt-controller@1c81000 {
Samuel Hollandb6180dc2022-04-27 15:31:23 -05001540 compatible = "arm,gic-400";
Simon Glasseb27dfb2014-10-30 20:25:45 -06001541 reg = <0x01c81000 0x1000>,
Jagan Tekicb80dd12018-08-05 00:40:10 +05301542 <0x01c82000 0x2000>,
Simon Glasseb27dfb2014-10-30 20:25:45 -06001543 <0x01c84000 0x2000>,
1544 <0x01c86000 0x2000>;
1545 interrupt-controller;
1546 #interrupt-cells = <3>;
Hans de Goededb325e82015-04-15 19:03:49 +02001547 interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
1548 };
1549
Jagan Tekicb80dd12018-08-05 00:40:10 +05301550 fe0: display-frontend@1e00000 {
1551 compatible = "allwinner,sun7i-a20-display-frontend";
1552 reg = <0x01e00000 0x20000>;
1553 interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
1554 clocks = <&ccu CLK_AHB_DE_FE0>, <&ccu CLK_DE_FE0>,
1555 <&ccu CLK_DRAM_DE_FE0>;
1556 clock-names = "ahb", "mod",
1557 "ram";
1558 resets = <&ccu RST_DE_FE0>;
1559
1560 ports {
1561 #address-cells = <1>;
1562 #size-cells = <0>;
1563
1564 fe0_out: port@1 {
1565 #address-cells = <1>;
1566 #size-cells = <0>;
1567 reg = <1>;
1568
1569 fe0_out_be0: endpoint@0 {
1570 reg = <0>;
1571 remote-endpoint = <&be0_in_fe0>;
1572 };
1573
1574 fe0_out_be1: endpoint@1 {
1575 reg = <1>;
1576 remote-endpoint = <&be1_in_fe0>;
1577 };
1578 };
1579 };
Hans de Goededb325e82015-04-15 19:03:49 +02001580 };
1581
Jagan Tekicb80dd12018-08-05 00:40:10 +05301582 fe1: display-frontend@1e20000 {
1583 compatible = "allwinner,sun7i-a20-display-frontend";
1584 reg = <0x01e20000 0x20000>;
1585 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
1586 clocks = <&ccu CLK_AHB_DE_FE1>, <&ccu CLK_DE_FE1>,
1587 <&ccu CLK_DRAM_DE_FE1>;
1588 clock-names = "ahb", "mod",
1589 "ram";
1590 resets = <&ccu RST_DE_FE1>;
1591
1592 ports {
1593 #address-cells = <1>;
1594 #size-cells = <0>;
1595
1596 fe1_out: port@1 {
1597 #address-cells = <1>;
1598 #size-cells = <0>;
1599 reg = <1>;
1600
1601 fe1_out_be0: endpoint@0 {
1602 reg = <0>;
1603 remote-endpoint = <&be0_in_fe1>;
1604 };
1605
1606 fe1_out_be1: endpoint@1 {
1607 reg = <1>;
1608 remote-endpoint = <&be1_in_fe1>;
1609 };
1610 };
1611 };
1612 };
1613
1614 be1: display-backend@1e40000 {
1615 compatible = "allwinner,sun7i-a20-display-backend";
1616 reg = <0x01e40000 0x10000>;
1617 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
1618 clocks = <&ccu CLK_AHB_DE_BE1>, <&ccu CLK_DE_BE1>,
1619 <&ccu CLK_DRAM_DE_BE1>;
1620 clock-names = "ahb", "mod",
1621 "ram";
1622 resets = <&ccu RST_DE_BE1>;
1623
1624 ports {
1625 #address-cells = <1>;
1626 #size-cells = <0>;
1627
1628 be1_in: port@0 {
1629 #address-cells = <1>;
1630 #size-cells = <0>;
1631 reg = <0>;
1632
1633 be1_in_fe0: endpoint@0 {
1634 reg = <0>;
1635 remote-endpoint = <&fe0_out_be1>;
1636 };
1637
1638 be1_in_fe1: endpoint@1 {
1639 reg = <1>;
1640 remote-endpoint = <&fe1_out_be1>;
1641 };
1642 };
1643
1644 be1_out: port@1 {
1645 #address-cells = <1>;
1646 #size-cells = <0>;
1647 reg = <1>;
1648
1649 be1_out_tcon0: endpoint@0 {
1650 reg = <0>;
1651 remote-endpoint = <&tcon0_in_be1>;
1652 };
1653
1654 be1_out_tcon1: endpoint@1 {
1655 reg = <1>;
1656 remote-endpoint = <&tcon1_in_be1>;
1657 };
1658 };
1659 };
1660 };
1661
1662 be0: display-backend@1e60000 {
1663 compatible = "allwinner,sun7i-a20-display-backend";
1664 reg = <0x01e60000 0x10000>;
1665 interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
1666 clocks = <&ccu CLK_AHB_DE_BE0>, <&ccu CLK_DE_BE0>,
1667 <&ccu CLK_DRAM_DE_BE0>;
1668 clock-names = "ahb", "mod",
1669 "ram";
1670 resets = <&ccu RST_DE_BE0>;
1671
1672 ports {
1673 #address-cells = <1>;
1674 #size-cells = <0>;
1675
1676 be0_in: port@0 {
1677 #address-cells = <1>;
1678 #size-cells = <0>;
1679 reg = <0>;
1680
1681 be0_in_fe0: endpoint@0 {
1682 reg = <0>;
1683 remote-endpoint = <&fe0_out_be0>;
1684 };
1685
1686 be0_in_fe1: endpoint@1 {
1687 reg = <1>;
1688 remote-endpoint = <&fe1_out_be0>;
1689 };
1690 };
1691
1692 be0_out: port@1 {
1693 #address-cells = <1>;
1694 #size-cells = <0>;
1695 reg = <1>;
1696
1697 be0_out_tcon0: endpoint@0 {
1698 reg = <0>;
1699 remote-endpoint = <&tcon0_in_be0>;
1700 };
1701
1702 be0_out_tcon1: endpoint@1 {
1703 reg = <1>;
1704 remote-endpoint = <&tcon1_in_be0>;
1705 };
1706 };
1707 };
Simon Glasseb27dfb2014-10-30 20:25:45 -06001708 };
1709 };
1710};