blob: 9cd2705e5def8f3cca349aa123fbc7fd6a99c82e [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +09002/*
Nobuhiro Iwamatsuf2527452007-09-23 02:19:24 +09003 modified from SH-IPL+g
4 Renesaso SuperH / Solution Enginge MS775xSE01 BSC setting.
5
Wolfgang Denk0a5c2142007-12-27 01:52:50 +01006 Support CPU : SH7750/SH7750S/SH7750R/SH7751/SH7751R
7
Nobuhiro Iwamatsuf2527452007-09-23 02:19:24 +09008 Coyright (c) 2007 Nobuhiro Iwamatsu <iwmatsu@nigauri.org>
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +09009*/
10
11#include <config.h>
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +090012
13#include <asm/processor.h>
Jean-Christophe PLAGNIOL-VILLARDb9c21722008-12-20 19:29:49 +010014#include <asm/macro.h>
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +090015
Nobuhiro Iwamatsuf2527452007-09-23 02:19:24 +090016#ifdef CONFIG_CPU_SH7751
Jean-Christophe PLAGNIOL-VILLARDbd963702008-12-20 19:29:48 +010017#define BCR2_D_VALUE 0x2FFC /* Area 1-6 width: 32/32/32/32/32/16 */
18#define WCR1_D_VALUE 0x02770771 /* DMA:0 A6:2 A3:0 A0:1 Others:15 */
Nobuhiro Iwamatsuf2527452007-09-23 02:19:24 +090019#ifdef CONFIG_MARUBUN_PCCARD
Jean-Christophe PLAGNIOL-VILLARDbd963702008-12-20 19:29:48 +010020#define WCR2_D_VALUE 0xFFFE4FE7 /* A6:15 A6B:7 A5:15 A5B:7 A4:15
21 A3:2 A2:15 A1:15 A0:6 A0B:7 */
Nobuhiro Iwamatsuf2527452007-09-23 02:19:24 +090022#else /* CONFIG_MARUBUN_PCCARD */
Jean-Christophe PLAGNIOL-VILLARDbd963702008-12-20 19:29:48 +010023#define WCR2_D_VALUE 0x7FFE4FE7 /* A6:3 A6B:7 A5:15 A5B:7 A4:15
24 A3:2 A2:15 A1:15 A0:6 A0B:7 */
Nobuhiro Iwamatsuf2527452007-09-23 02:19:24 +090025#endif /* CONFIG_MARUBUN_PCCARD */
Jean-Christophe PLAGNIOL-VILLARDbd963702008-12-20 19:29:48 +010026#define WCR3_D_VALUE 0x01777771 /* A6: 0-1 A5: 1-3 A4: 1-3 A3: 1-3
27 A2: 1-3 A1: 1-3 A0: 0-1 */
28#define RTCOR_D_VALUE 0xA50D /* Write code A5, data 0D (~15us?) */
29#define SDMR3_ADDRESS 0xFF940088 /* SDMR3 address on 32-bit bus */
30#define MCR_D1_VALUE 0x100901B4 /* SDRAM 32-bit, CAS/RAS Refresh, .. */
31#define MCR_D2_VALUE 0x500901B4 /* Same w/MRSET now 1 (mode reg cmd) */
Nobuhiro Iwamatsuf2527452007-09-23 02:19:24 +090032#else /* CONFIG_CPU_SH7751 */
Jean-Christophe PLAGNIOL-VILLARDbd963702008-12-20 19:29:48 +010033#define BCR2_D_VALUE 0x2E3C /* Area 1-6 width: 32/32/64/16/32/16 */
34#define WCR1_D_VALUE 0x02720777 /* DMA:0 A6:2 A4:2 A3:0 Others:15 */
35#define WCR2_D_VALUE 0xFFFE4FFF /* A6:15 A6B:7 A5:15 A5B:7 A4:15
36 A3:2 A2:15 A1:15 A0:15 A0B:7 */
37#define WCR3_D_VALUE 0x01717771 /* A6: 0-1 A5: 1-3 A4: 0-1 A3: 1-3
38 A2: 1-3 A1: 1-3 A0: 0-1 */
39#define RTCOR_D_VALUE 0xA510 /* Write code A5, data 10 (~15us?) */
40#define SDMR3_ADDRESS 0xFF940110 /* SDMR3 address on 64-bit bus */
41#define MCR_D1_VALUE 0x8801001C /* SDRAM 64-bit, CAS/RAS Refresh, .. */
42#define MCR_D2_VALUE 0xC801001C /* Same w/MRSET now 1 (mode reg cmd) */
Nobuhiro Iwamatsuf2527452007-09-23 02:19:24 +090043#endif /* CONFIG_CPU_SH7751 */
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +090044
45 .global lowlevel_init
46 .text
Jean-Christophe PLAGNIOL-VILLARDbd963702008-12-20 19:29:48 +010047 .align 2
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +090048
49lowlevel_init:
50
Jean-Christophe PLAGNIOL-VILLARDb9c21722008-12-20 19:29:49 +010051 write32 CCR_A, CCR_D_DISABLE
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +090052
53init_bsc:
Jean-Christophe PLAGNIOL-VILLARDb9c21722008-12-20 19:29:49 +010054 write16 FRQCR_A, FRQCR_D
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +090055
Jean-Christophe PLAGNIOL-VILLARDb9c21722008-12-20 19:29:49 +010056 write32 BCR1_A, BCR1_D
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +090057
Jean-Christophe PLAGNIOL-VILLARDb9c21722008-12-20 19:29:49 +010058 write16 BCR2_A, BCR2_D
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +090059
Jean-Christophe PLAGNIOL-VILLARDb9c21722008-12-20 19:29:49 +010060 write32 WCR1_A, WCR1_D
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +090061
Jean-Christophe PLAGNIOL-VILLARDb9c21722008-12-20 19:29:49 +010062 write32 WCR2_A, WCR2_D
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +090063
Jean-Christophe PLAGNIOL-VILLARDb9c21722008-12-20 19:29:49 +010064 write32 WCR3_A, WCR3_D
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +090065
Jean-Christophe PLAGNIOL-VILLARDb9c21722008-12-20 19:29:49 +010066 write32 MCR_A, MCR_D1
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +090067
Jean-Christophe PLAGNIOL-VILLARDb9c21722008-12-20 19:29:49 +010068 /* Set SDRAM mode */
Nobuhiro Iwamatsufcbff802009-01-11 17:48:56 +090069 write8 SDMR3_A, SDMR3_D
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +090070
Wolfgang Denk0a5c2142007-12-27 01:52:50 +010071 ! Do you need PCMCIA setting?
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +090072 ! If so, please add the lines here...
73
Jean-Christophe PLAGNIOL-VILLARDb9c21722008-12-20 19:29:49 +010074 write16 RTCNT_A, RTCNT_D
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +090075
Jean-Christophe PLAGNIOL-VILLARDb9c21722008-12-20 19:29:49 +010076 write16 RTCOR_A, RTCOR_D
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +090077
Jean-Christophe PLAGNIOL-VILLARDb9c21722008-12-20 19:29:49 +010078 write16 RTCSR_A, RTCSR_D
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +090079
Jean-Christophe PLAGNIOL-VILLARDb9c21722008-12-20 19:29:49 +010080 write16 RFCR_A, RFCR_D
81
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +090082 /* Wait DRAM refresh 30 times */
Jean-Christophe PLAGNIOL-VILLARDbd963702008-12-20 19:29:48 +010083 mov #30, r3
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +0900841:
Jean-Christophe PLAGNIOL-VILLARDbd963702008-12-20 19:29:48 +010085 mov.w @r1, r0
86 extu.w r0, r2
87 cmp/hi r3, r2
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +090088 bf 1b
89
Jean-Christophe PLAGNIOL-VILLARDb9c21722008-12-20 19:29:49 +010090 write32 MCR_A, MCR_D2
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +090091
Jean-Christophe PLAGNIOL-VILLARDb9c21722008-12-20 19:29:49 +010092 /* Set SDRAM mode */
Nobuhiro Iwamatsufcbff802009-01-11 17:48:56 +090093 write8 SDMR3_A, SDMR3_D
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +090094
95 rts
Jean-Christophe PLAGNIOL-VILLARDbd963702008-12-20 19:29:48 +010096 nop
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +090097
98 .align 2
99
Jean-Christophe PLAGNIOL-VILLARDbd963702008-12-20 19:29:48 +0100100CCR_A: .long CCR
101CCR_D_DISABLE: .long 0x0808
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +0900102FRQCR_A: .long FRQCR
103FRQCR_D:
Nobuhiro Iwamatsuf2527452007-09-23 02:19:24 +0900104#ifdef CONFIG_CPU_TYPE_R
Nobuhiro Iwamatsu13650f12010-07-22 16:18:22 +0900105 .word 0x0e1a /* 12:3:3 */
Nobuhiro Iwamatsuf2527452007-09-23 02:19:24 +0900106#else /* CONFIG_CPU_TYPE_R */
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +0900107#ifdef CONFIG_GOOD_SESH4
Nobuhiro Iwamatsu13650f12010-07-22 16:18:22 +0900108 .word 0x00e13 /* 6:2:1 */
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +0900109#else
Nobuhiro Iwamatsu13650f12010-07-22 16:18:22 +0900110 .word 0x00e23 /* 6:1:1 */
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +0900111#endif
Nobuhiro Iwamatsu13650f12010-07-22 16:18:22 +0900112.align 2
Nobuhiro Iwamatsuf2527452007-09-23 02:19:24 +0900113#endif /* CONFIG_CPU_TYPE_R */
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +0900114
115BCR1_A: .long BCR1
116BCR1_D: .long 0x00000008 /* Area 3 SDRAM */
117BCR2_A: .long BCR2
118BCR2_D: .long BCR2_D_VALUE /* Bus width settings */
119WCR1_A: .long WCR1
120WCR1_D: .long WCR1_D_VALUE /* Inter-area or turnaround wait states */
121WCR2_A: .long WCR2
122WCR2_D: .long WCR2_D_VALUE /* Per-area access and burst wait states */
123WCR3_A: .long WCR3
124WCR3_D: .long WCR3_D_VALUE /* Address setup and data hold cycles */
Wolfgang Denk0a5c2142007-12-27 01:52:50 +0100125RTCSR_A: .long RTCSR
Nobuhiro Iwamatsu13650f12010-07-22 16:18:22 +0900126RTCSR_D: .word 0xA518 /* RTCSR Write Code A5h Data 18h */
127.align 2
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +0900128RTCNT_A: .long RTCNT
Nobuhiro Iwamatsu13650f12010-07-22 16:18:22 +0900129RTCNT_D: .word 0xA500 /* RTCNT Write Code A5h Data 00h */
130.align 2
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +0900131RTCOR_A: .long RTCOR
Nobuhiro Iwamatsu13650f12010-07-22 16:18:22 +0900132RTCOR_D: .word RTCOR_D_VALUE /* Set refresh time (about 15us) */
133.align 2
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +0900134SDMR3_A: .long SDMR3_ADDRESS
Nobuhiro Iwamatsufcbff802009-01-11 17:48:56 +0900135SDMR3_D: .long 0x00
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +0900136MCR_A: .long MCR
137MCR_D1: .long MCR_D1_VALUE
138MCR_D2: .long MCR_D2_VALUE
139RFCR_A: .long RFCR
Nobuhiro Iwamatsu13650f12010-07-22 16:18:22 +0900140RFCR_D: .word 0xA400 /* RFCR Write Code A4h Data 00h */
141.align 2