blob: 83ae5e3e13cc11d9f96aa10020ac2ab6468b44af [file] [log] [blame]
wdenk0442ed82002-11-03 10:24:00 +00001/*
2 * linux/include/asm-arm/arch-pxa/pxa-regs.h
3 *
4 * Author: Nicolas Pitre
5 * Created: Jun 15, 2001
6 * Copyright: MontaVista Software Inc.
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
Markus Klotzbücher89b8a992006-02-10 17:12:14 +010011 *
12 * - 2003/01/20: Robert Schwebel <r.schwebel@pengutronix.de
13 * Original file taken from linux-2.4.19-rmk4-pxa1. Added some definitions.
14 * Added include for hardware.h (for __REG definition)
wdenk0442ed82002-11-03 10:24:00 +000015 */
Markus Klotzbücher89b8a992006-02-10 17:12:14 +010016#ifndef _PXA_REGS_H_
17#define _PXA_REGS_H_
wdenk0442ed82002-11-03 10:24:00 +000018
wdenk0463e042003-05-23 12:36:20 +000019#include "bitfield.h"
20#include "hardware.h"
wdenk0442ed82002-11-03 10:24:00 +000021
22/* FIXME hack so that SA-1111.h will work [cb] */
23
24#ifndef __ASSEMBLY__
wdenk2a831612005-04-06 00:04:16 +000025typedef unsigned short Word16 ;
26typedef unsigned int Word32 ;
27typedef Word32 Word ;
28typedef Word Quad [4] ;
29typedef void *Address ;
30typedef void (*ExcpHndlr) (void) ;
wdenk0442ed82002-11-03 10:24:00 +000031#endif
32
wdenk0442ed82002-11-03 10:24:00 +000033/*
34 * PXA Chip selects
35 */
Markus Klotzbücher432ae4c2006-02-19 16:03:49 +010036#ifdef CONFIG_CPU_MONAHANS
37#define PXA_CS0_PHYS 0x00000000 /* for both small and large same start */
38#define PXA_CS1_PHYS 0x04000000 /* Small partition start address (64MB) */
39#define PXA_CS1_LPHYS 0x30000000 /* Large partition start address (256MB) */
40#define PXA_CS2_PHYS 0x10000000 /* (64MB) */
41#define PXA_CS3_PHYS 0x14000000 /* (64MB) */
42#define PXA_PCMCIA_PHYS 0x20000000 /* (256MB) */
43#else
wdenk0442ed82002-11-03 10:24:00 +000044#define PXA_CS0_PHYS 0x00000000
45#define PXA_CS1_PHYS 0x04000000
46#define PXA_CS2_PHYS 0x08000000
47#define PXA_CS3_PHYS 0x0C000000
48#define PXA_CS4_PHYS 0x10000000
49#define PXA_CS5_PHYS 0x14000000
Markus Klotzbücher432ae4c2006-02-19 16:03:49 +010050#endif /* CONFIG_CPU_MONAHANS */
wdenk0442ed82002-11-03 10:24:00 +000051
wdenk0442ed82002-11-03 10:24:00 +000052/*
53 * Personal Computer Memory Card International Association (PCMCIA) sockets
54 */
wdenk0442ed82002-11-03 10:24:00 +000055#define PCMCIAPrtSp 0x04000000 /* PCMCIA Partition Space [byte] */
Markus Klotzbücher89b8a992006-02-10 17:12:14 +010056#define PCMCIASp (4*PCMCIAPrtSp) /* PCMCIA Space [byte] */
57#define PCMCIAIOSp PCMCIAPrtSp /* PCMCIA I/O Space [byte] */
wdenk0442ed82002-11-03 10:24:00 +000058#define PCMCIAAttrSp PCMCIAPrtSp /* PCMCIA Attribute Space [byte] */
Markus Klotzbücher89b8a992006-02-10 17:12:14 +010059#define PCMCIAMemSp PCMCIAPrtSp /* PCMCIA Memory Space [byte] */
wdenk0442ed82002-11-03 10:24:00 +000060
Markus Klotzbücher432ae4c2006-02-19 16:03:49 +010061#ifndef CONFIG_CPU_MONAHANS /* Monahans supports only one slot */
Markus Klotzbücher89b8a992006-02-10 17:12:14 +010062#define PCMCIA0Sp PCMCIASp /* PCMCIA 0 Space [byte] */
63#define PCMCIA0IOSp PCMCIAIOSp /* PCMCIA 0 I/O Space [byte] */
wdenk0442ed82002-11-03 10:24:00 +000064#define PCMCIA0AttrSp PCMCIAAttrSp /* PCMCIA 0 Attribute Space [byte] */
Markus Klotzbücher89b8a992006-02-10 17:12:14 +010065#define PCMCIA0MemSp PCMCIAMemSp /* PCMCIA 0 Memory Space [byte] */
Markus Klotzbücher432ae4c2006-02-19 16:03:49 +010066#endif
wdenk0442ed82002-11-03 10:24:00 +000067
Markus Klotzbücher89b8a992006-02-10 17:12:14 +010068#define PCMCIA1Sp PCMCIASp /* PCMCIA 1 Space [byte] */
69#define PCMCIA1IOSp PCMCIAIOSp /* PCMCIA 1 I/O Space [byte] */
wdenk0442ed82002-11-03 10:24:00 +000070#define PCMCIA1AttrSp PCMCIAAttrSp /* PCMCIA 1 Attribute Space [byte] */
Markus Klotzbücher89b8a992006-02-10 17:12:14 +010071#define PCMCIA1MemSp PCMCIAMemSp /* PCMCIA 1 Memory Space [byte] */
wdenk0442ed82002-11-03 10:24:00 +000072
Markus Klotzbücher89b8a992006-02-10 17:12:14 +010073#define _PCMCIA(Nb) /* PCMCIA [0..1] */ \
74 (0x20000000 + (Nb)*PCMCIASp)
75#define _PCMCIAIO(Nb) _PCMCIA (Nb) /* PCMCIA I/O [0..1] */
76#define _PCMCIAAttr(Nb) /* PCMCIA Attribute [0..1] */ \
77 (_PCMCIA (Nb) + 2*PCMCIAPrtSp)
78#define _PCMCIAMem(Nb) /* PCMCIA Memory [0..1] */ \
79 (_PCMCIA (Nb) + 3*PCMCIAPrtSp)
wdenk0442ed82002-11-03 10:24:00 +000080
Markus Klotzbücher89b8a992006-02-10 17:12:14 +010081#define _PCMCIA0 _PCMCIA (0) /* PCMCIA 0 */
82#define _PCMCIA0IO _PCMCIAIO (0) /* PCMCIA 0 I/O */
83#define _PCMCIA0Attr _PCMCIAAttr (0) /* PCMCIA 0 Attribute */
84#define _PCMCIA0Mem _PCMCIAMem (0) /* PCMCIA 0 Memory */
wdenk0442ed82002-11-03 10:24:00 +000085
Markus Klotzbücher432ae4c2006-02-19 16:03:49 +010086#ifndef CONFIG_CPU_MONAHANS /* Monahans supports only one slot */
Markus Klotzbücher89b8a992006-02-10 17:12:14 +010087#define _PCMCIA1 _PCMCIA (1) /* PCMCIA 1 */
88#define _PCMCIA1IO _PCMCIAIO (1) /* PCMCIA 1 I/O */
89#define _PCMCIA1Attr _PCMCIAAttr (1) /* PCMCIA 1 Attribute */
90#define _PCMCIA1Mem _PCMCIAMem (1) /* PCMCIA 1 Memory */
Markus Klotzbücher432ae4c2006-02-19 16:03:49 +010091#endif
wdenk0442ed82002-11-03 10:24:00 +000092
wdenk0442ed82002-11-03 10:24:00 +000093/*
94 * DMA Controller
95 */
wdenk0442ed82002-11-03 10:24:00 +000096#define DCSR0 __REG(0x40000000) /* DMA Control / Status Register for Channel 0 */
97#define DCSR1 __REG(0x40000004) /* DMA Control / Status Register for Channel 1 */
98#define DCSR2 __REG(0x40000008) /* DMA Control / Status Register for Channel 2 */
99#define DCSR3 __REG(0x4000000c) /* DMA Control / Status Register for Channel 3 */
100#define DCSR4 __REG(0x40000010) /* DMA Control / Status Register for Channel 4 */
101#define DCSR5 __REG(0x40000014) /* DMA Control / Status Register for Channel 5 */
102#define DCSR6 __REG(0x40000018) /* DMA Control / Status Register for Channel 6 */
103#define DCSR7 __REG(0x4000001c) /* DMA Control / Status Register for Channel 7 */
104#define DCSR8 __REG(0x40000020) /* DMA Control / Status Register for Channel 8 */
105#define DCSR9 __REG(0x40000024) /* DMA Control / Status Register for Channel 9 */
106#define DCSR10 __REG(0x40000028) /* DMA Control / Status Register for Channel 10 */
107#define DCSR11 __REG(0x4000002c) /* DMA Control / Status Register for Channel 11 */
108#define DCSR12 __REG(0x40000030) /* DMA Control / Status Register for Channel 12 */
109#define DCSR13 __REG(0x40000034) /* DMA Control / Status Register for Channel 13 */
110#define DCSR14 __REG(0x40000038) /* DMA Control / Status Register for Channel 14 */
111#define DCSR15 __REG(0x4000003c) /* DMA Control / Status Register for Channel 15 */
Markus Klotzbücher432ae4c2006-02-19 16:03:49 +0100112#ifdef CONFIG_CPU_MONAHANS
113#define DCSR16 __REG(0x40000040) /* DMA Control / Status Register for Channel 16 */
114#define DCSR17 __REG(0x40000044) /* DMA Control / Status Register for Channel 17 */
115#define DCSR18 __REG(0x40000048) /* DMA Control / Status Register for Channel 18 */
116#define DCSR19 __REG(0x4000004c) /* DMA Control / Status Register for Channel 19 */
117#define DCSR20 __REG(0x40000050) /* DMA Control / Status Register for Channel 20 */
118#define DCSR21 __REG(0x40000054) /* DMA Control / Status Register for Channel 21 */
119#define DCSR22 __REG(0x40000058) /* DMA Control / Status Register for Channel 22 */
120#define DCSR23 __REG(0x4000005c) /* DMA Control / Status Register for Channel 23 */
121#define DCSR24 __REG(0x40000060) /* DMA Control / Status Register for Channel 24 */
122#define DCSR25 __REG(0x40000064) /* DMA Control / Status Register for Channel 25 */
123#define DCSR26 __REG(0x40000068) /* DMA Control / Status Register for Channel 26 */
124#define DCSR27 __REG(0x4000006c) /* DMA Control / Status Register for Channel 27 */
125#define DCSR28 __REG(0x40000070) /* DMA Control / Status Register for Channel 28 */
126#define DCSR29 __REG(0x40000074) /* DMA Control / Status Register for Channel 29 */
127#define DCSR30 __REG(0x40000078) /* DMA Control / Status Register for Channel 30 */
128#define DCSR31 __REG(0x4000007c) /* DMA Control / Status Register for Channel 31 */
129#endif /* CONFIG_CPU_MONAHANS */
wdenk0442ed82002-11-03 10:24:00 +0000130
131#define DCSR(x) __REG2(0x40000000, (x) << 2)
132
133#define DCSR_RUN (1 << 31) /* Run Bit (read / write) */
134#define DCSR_NODESC (1 << 30) /* No-Descriptor Fetch (read / write) */
135#define DCSR_STOPIRQEN (1 << 29) /* Stop Interrupt Enable (read / write) */
wdenk2a831612005-04-06 00:04:16 +0000136
Markus Klotzbücher432ae4c2006-02-19 16:03:49 +0100137#if defined(CONFIG_PXA27X) || defined (CONFIG_CPU_MONAHANS)
Markus Klotzbücher89b8a992006-02-10 17:12:14 +0100138#define DCSR_EORIRQEN (1 << 28) /* End of Receive Interrupt Enable (R/W) */
139#define DCSR_EORJMPEN (1 << 27) /* Jump to next descriptor on EOR */
140#define DCSR_EORSTOPEN (1 << 26) /* STOP on an EOR */
141#define DCSR_SETCMPST (1 << 25) /* Set Descriptor Compare Status */
142#define DCSR_CLRCMPST (1 << 24) /* Clear Descriptor Compare Status */
143#define DCSR_CMPST (1 << 10) /* The Descriptor Compare Status */
144#define DCSR_ENRINTR (1 << 9) /* The end of Receive */
wdenk2a831612005-04-06 00:04:16 +0000145#endif
146
wdenk0442ed82002-11-03 10:24:00 +0000147#define DCSR_REQPEND (1 << 8) /* Request Pending (read-only) */
148#define DCSR_STOPSTATE (1 << 3) /* Stop State (read-only) */
149#define DCSR_ENDINTR (1 << 2) /* End Interrupt (read / write) */
150#define DCSR_STARTINTR (1 << 1) /* Start Interrupt (read / write) */
151#define DCSR_BUSERR (1 << 0) /* Bus Error Interrupt (read / write) */
152
153#define DINT __REG(0x400000f0) /* DMA Interrupt Register */
154
155#define DRCMR0 __REG(0x40000100) /* Request to Channel Map Register for DREQ 0 */
156#define DRCMR1 __REG(0x40000104) /* Request to Channel Map Register for DREQ 1 */
157#define DRCMR2 __REG(0x40000108) /* Request to Channel Map Register for I2S receive Request */
158#define DRCMR3 __REG(0x4000010c) /* Request to Channel Map Register for I2S transmit Request */
159#define DRCMR4 __REG(0x40000110) /* Request to Channel Map Register for BTUART receive Request */
160#define DRCMR5 __REG(0x40000114) /* Request to Channel Map Register for BTUART transmit Request. */
161#define DRCMR6 __REG(0x40000118) /* Request to Channel Map Register for FFUART receive Request */
162#define DRCMR7 __REG(0x4000011c) /* Request to Channel Map Register for FFUART transmit Request */
163#define DRCMR8 __REG(0x40000120) /* Request to Channel Map Register for AC97 microphone Request */
164#define DRCMR9 __REG(0x40000124) /* Request to Channel Map Register for AC97 modem receive Request */
165#define DRCMR10 __REG(0x40000128) /* Request to Channel Map Register for AC97 modem transmit Request */
166#define DRCMR11 __REG(0x4000012c) /* Request to Channel Map Register for AC97 audio receive Request */
167#define DRCMR12 __REG(0x40000130) /* Request to Channel Map Register for AC97 audio transmit Request */
168#define DRCMR13 __REG(0x40000134) /* Request to Channel Map Register for SSP receive Request */
169#define DRCMR14 __REG(0x40000138) /* Request to Channel Map Register for SSP transmit Request */
170#define DRCMR15 __REG(0x4000013c) /* Reserved */
171#define DRCMR16 __REG(0x40000140) /* Reserved */
172#define DRCMR17 __REG(0x40000144) /* Request to Channel Map Register for ICP receive Request */
173#define DRCMR18 __REG(0x40000148) /* Request to Channel Map Register for ICP transmit Request */
174#define DRCMR19 __REG(0x4000014c) /* Request to Channel Map Register for STUART receive Request */
175#define DRCMR20 __REG(0x40000150) /* Request to Channel Map Register for STUART transmit Request */
Markus Klotzbücher89b8a992006-02-10 17:12:14 +0100176#define DRCMR21 __REG(0x40000154) /* Request to Channel Map Register for MMC receive Request */
177#define DRCMR22 __REG(0x40000158) /* Request to Channel Map Register for MMC transmit Request */
wdenk0442ed82002-11-03 10:24:00 +0000178#define DRCMR23 __REG(0x4000015c) /* Reserved */
Markus Klotzbücher89b8a992006-02-10 17:12:14 +0100179#define DRCMR24 __REG(0x40000160) /* Reserved */
wdenk0442ed82002-11-03 10:24:00 +0000180#define DRCMR25 __REG(0x40000164) /* Request to Channel Map Register for USB endpoint 1 Request */
181#define DRCMR26 __REG(0x40000168) /* Request to Channel Map Register for USB endpoint 2 Request */
182#define DRCMR27 __REG(0x4000016C) /* Request to Channel Map Register for USB endpoint 3 Request */
183#define DRCMR28 __REG(0x40000170) /* Request to Channel Map Register for USB endpoint 4 Request */
Markus Klotzbücher89b8a992006-02-10 17:12:14 +0100184#define DRCMR29 __REG(0x40000174) /* Reserved */
wdenk0442ed82002-11-03 10:24:00 +0000185#define DRCMR30 __REG(0x40000178) /* Request to Channel Map Register for USB endpoint 6 Request */
186#define DRCMR31 __REG(0x4000017C) /* Request to Channel Map Register for USB endpoint 7 Request */
187#define DRCMR32 __REG(0x40000180) /* Request to Channel Map Register for USB endpoint 8 Request */
188#define DRCMR33 __REG(0x40000184) /* Request to Channel Map Register for USB endpoint 9 Request */
Markus Klotzbücher89b8a992006-02-10 17:12:14 +0100189#define DRCMR34 __REG(0x40000188) /* Reserved */
wdenk0442ed82002-11-03 10:24:00 +0000190#define DRCMR35 __REG(0x4000018C) /* Request to Channel Map Register for USB endpoint 11 Request */
191#define DRCMR36 __REG(0x40000190) /* Request to Channel Map Register for USB endpoint 12 Request */
192#define DRCMR37 __REG(0x40000194) /* Request to Channel Map Register for USB endpoint 13 Request */
193#define DRCMR38 __REG(0x40000198) /* Request to Channel Map Register for USB endpoint 14 Request */
Markus Klotzbücher89b8a992006-02-10 17:12:14 +0100194#define DRCMR39 __REG(0x4000019C) /* Reserved */
wdenk0442ed82002-11-03 10:24:00 +0000195
Markus Klotzbücher89b8a992006-02-10 17:12:14 +0100196#define DRCMR68 __REG(0x40001110) /* Request to Channel Map Register for Camera FIFO 0 Request */
197#define DRCMR69 __REG(0x40001114) /* Request to Channel Map Register for Camera FIFO 1 Request */
198#define DRCMR70 __REG(0x40001118) /* Request to Channel Map Register for Camera FIFO 2 Request */
wdenk2a831612005-04-06 00:04:16 +0000199
wdenk0442ed82002-11-03 10:24:00 +0000200#define DRCMRRXSADR DRCMR2
201#define DRCMRTXSADR DRCMR3
202#define DRCMRRXBTRBR DRCMR4
203#define DRCMRTXBTTHR DRCMR5
204#define DRCMRRXFFRBR DRCMR6
205#define DRCMRTXFFTHR DRCMR7
206#define DRCMRRXMCDR DRCMR8
207#define DRCMRRXMODR DRCMR9
208#define DRCMRTXMODR DRCMR10
209#define DRCMRRXPCDR DRCMR11
210#define DRCMRTXPCDR DRCMR12
211#define DRCMRRXSSDR DRCMR13
212#define DRCMRTXSSDR DRCMR14
213#define DRCMRRXICDR DRCMR17
214#define DRCMRTXICDR DRCMR18
215#define DRCMRRXSTRBR DRCMR19
216#define DRCMRTXSTTHR DRCMR20
217#define DRCMRRXMMC DRCMR21
218#define DRCMRTXMMC DRCMR22
219
220#define DRCMR_MAPVLD (1 << 7) /* Map Valid (read / write) */
Markus Klotzbücher89b8a992006-02-10 17:12:14 +0100221#define DRCMR_CHLNUM 0x0f /* mask for Channel Number (read / write) */
wdenk0442ed82002-11-03 10:24:00 +0000222
223#define DDADR0 __REG(0x40000200) /* DMA Descriptor Address Register Channel 0 */
224#define DSADR0 __REG(0x40000204) /* DMA Source Address Register Channel 0 */
225#define DTADR0 __REG(0x40000208) /* DMA Target Address Register Channel 0 */
226#define DCMD0 __REG(0x4000020c) /* DMA Command Address Register Channel 0 */
227#define DDADR1 __REG(0x40000210) /* DMA Descriptor Address Register Channel 1 */
228#define DSADR1 __REG(0x40000214) /* DMA Source Address Register Channel 1 */
229#define DTADR1 __REG(0x40000218) /* DMA Target Address Register Channel 1 */
230#define DCMD1 __REG(0x4000021c) /* DMA Command Address Register Channel 1 */
231#define DDADR2 __REG(0x40000220) /* DMA Descriptor Address Register Channel 2 */
232#define DSADR2 __REG(0x40000224) /* DMA Source Address Register Channel 2 */
233#define DTADR2 __REG(0x40000228) /* DMA Target Address Register Channel 2 */
234#define DCMD2 __REG(0x4000022c) /* DMA Command Address Register Channel 2 */
235#define DDADR3 __REG(0x40000230) /* DMA Descriptor Address Register Channel 3 */
236#define DSADR3 __REG(0x40000234) /* DMA Source Address Register Channel 3 */
237#define DTADR3 __REG(0x40000238) /* DMA Target Address Register Channel 3 */
238#define DCMD3 __REG(0x4000023c) /* DMA Command Address Register Channel 3 */
239#define DDADR4 __REG(0x40000240) /* DMA Descriptor Address Register Channel 4 */
240#define DSADR4 __REG(0x40000244) /* DMA Source Address Register Channel 4 */
241#define DTADR4 __REG(0x40000248) /* DMA Target Address Register Channel 4 */
242#define DCMD4 __REG(0x4000024c) /* DMA Command Address Register Channel 4 */
243#define DDADR5 __REG(0x40000250) /* DMA Descriptor Address Register Channel 5 */
244#define DSADR5 __REG(0x40000254) /* DMA Source Address Register Channel 5 */
245#define DTADR5 __REG(0x40000258) /* DMA Target Address Register Channel 5 */
246#define DCMD5 __REG(0x4000025c) /* DMA Command Address Register Channel 5 */
247#define DDADR6 __REG(0x40000260) /* DMA Descriptor Address Register Channel 6 */
248#define DSADR6 __REG(0x40000264) /* DMA Source Address Register Channel 6 */
249#define DTADR6 __REG(0x40000268) /* DMA Target Address Register Channel 6 */
250#define DCMD6 __REG(0x4000026c) /* DMA Command Address Register Channel 6 */
251#define DDADR7 __REG(0x40000270) /* DMA Descriptor Address Register Channel 7 */
252#define DSADR7 __REG(0x40000274) /* DMA Source Address Register Channel 7 */
253#define DTADR7 __REG(0x40000278) /* DMA Target Address Register Channel 7 */
254#define DCMD7 __REG(0x4000027c) /* DMA Command Address Register Channel 7 */
255#define DDADR8 __REG(0x40000280) /* DMA Descriptor Address Register Channel 8 */
256#define DSADR8 __REG(0x40000284) /* DMA Source Address Register Channel 8 */
257#define DTADR8 __REG(0x40000288) /* DMA Target Address Register Channel 8 */
258#define DCMD8 __REG(0x4000028c) /* DMA Command Address Register Channel 8 */
259#define DDADR9 __REG(0x40000290) /* DMA Descriptor Address Register Channel 9 */
260#define DSADR9 __REG(0x40000294) /* DMA Source Address Register Channel 9 */
261#define DTADR9 __REG(0x40000298) /* DMA Target Address Register Channel 9 */
262#define DCMD9 __REG(0x4000029c) /* DMA Command Address Register Channel 9 */
263#define DDADR10 __REG(0x400002a0) /* DMA Descriptor Address Register Channel 10 */
264#define DSADR10 __REG(0x400002a4) /* DMA Source Address Register Channel 10 */
265#define DTADR10 __REG(0x400002a8) /* DMA Target Address Register Channel 10 */
266#define DCMD10 __REG(0x400002ac) /* DMA Command Address Register Channel 10 */
267#define DDADR11 __REG(0x400002b0) /* DMA Descriptor Address Register Channel 11 */
268#define DSADR11 __REG(0x400002b4) /* DMA Source Address Register Channel 11 */
269#define DTADR11 __REG(0x400002b8) /* DMA Target Address Register Channel 11 */
270#define DCMD11 __REG(0x400002bc) /* DMA Command Address Register Channel 11 */
271#define DDADR12 __REG(0x400002c0) /* DMA Descriptor Address Register Channel 12 */
272#define DSADR12 __REG(0x400002c4) /* DMA Source Address Register Channel 12 */
273#define DTADR12 __REG(0x400002c8) /* DMA Target Address Register Channel 12 */
274#define DCMD12 __REG(0x400002cc) /* DMA Command Address Register Channel 12 */
275#define DDADR13 __REG(0x400002d0) /* DMA Descriptor Address Register Channel 13 */
276#define DSADR13 __REG(0x400002d4) /* DMA Source Address Register Channel 13 */
277#define DTADR13 __REG(0x400002d8) /* DMA Target Address Register Channel 13 */
278#define DCMD13 __REG(0x400002dc) /* DMA Command Address Register Channel 13 */
279#define DDADR14 __REG(0x400002e0) /* DMA Descriptor Address Register Channel 14 */
280#define DSADR14 __REG(0x400002e4) /* DMA Source Address Register Channel 14 */
281#define DTADR14 __REG(0x400002e8) /* DMA Target Address Register Channel 14 */
282#define DCMD14 __REG(0x400002ec) /* DMA Command Address Register Channel 14 */
283#define DDADR15 __REG(0x400002f0) /* DMA Descriptor Address Register Channel 15 */
284#define DSADR15 __REG(0x400002f4) /* DMA Source Address Register Channel 15 */
285#define DTADR15 __REG(0x400002f8) /* DMA Target Address Register Channel 15 */
286#define DCMD15 __REG(0x400002fc) /* DMA Command Address Register Channel 15 */
287
288#define DDADR(x) __REG2(0x40000200, (x) << 4)
289#define DSADR(x) __REG2(0x40000204, (x) << 4)
290#define DTADR(x) __REG2(0x40000208, (x) << 4)
291#define DCMD(x) __REG2(0x4000020c, (x) << 4)
292
293#define DDADR_DESCADDR 0xfffffff0 /* Address of next descriptor (mask) */
294#define DDADR_STOP (1 << 0) /* Stop (read / write) */
295
Markus Klotzbücher89b8a992006-02-10 17:12:14 +0100296#define DCMD_INCSRCADDR (1 << 31) /* Source Address Increment Setting. */
297#define DCMD_INCTRGADDR (1 << 30) /* Target Address Increment Setting. */
wdenk0442ed82002-11-03 10:24:00 +0000298#define DCMD_FLOWSRC (1 << 29) /* Flow Control by the source. */
299#define DCMD_FLOWTRG (1 << 28) /* Flow Control by the target. */
Markus Klotzbücher89b8a992006-02-10 17:12:14 +0100300#define DCMD_STARTIRQEN (1 << 22) /* Start Interrupt Enable */
wdenk0442ed82002-11-03 10:24:00 +0000301#define DCMD_ENDIRQEN (1 << 21) /* End Interrupt Enable */
302#define DCMD_ENDIAN (1 << 18) /* Device Endian-ness. */
303#define DCMD_BURST8 (1 << 16) /* 8 byte burst */
304#define DCMD_BURST16 (2 << 16) /* 16 byte burst */
305#define DCMD_BURST32 (3 << 16) /* 32 byte burst */
306#define DCMD_WIDTH1 (1 << 14) /* 1 byte width */
307#define DCMD_WIDTH2 (2 << 14) /* 2 byte width (HalfWord) */
308#define DCMD_WIDTH4 (3 << 14) /* 4 byte width (Word) */
309#define DCMD_LENGTH 0x01fff /* length mask (max = 8K - 1) */
310
311/* default combinations */
312#define DCMD_RXPCDR (DCMD_INCTRGADDR|DCMD_FLOWSRC|DCMD_BURST32|DCMD_WIDTH4)
313#define DCMD_RXMCDR (DCMD_INCTRGADDR|DCMD_FLOWSRC|DCMD_BURST32|DCMD_WIDTH4)
314#define DCMD_TXPCDR (DCMD_INCSRCADDR|DCMD_FLOWTRG|DCMD_BURST32|DCMD_WIDTH4)
315
wdenk0442ed82002-11-03 10:24:00 +0000316/*
317 * UARTs
318 */
wdenk0442ed82002-11-03 10:24:00 +0000319/* Full Function UART (FFUART) */
320#define FFUART FFRBR
321#define FFRBR __REG(0x40100000) /* Receive Buffer Register (read only) */
322#define FFTHR __REG(0x40100000) /* Transmit Holding Register (write only) */
323#define FFIER __REG(0x40100004) /* Interrupt Enable Register (read/write) */
324#define FFIIR __REG(0x40100008) /* Interrupt ID Register (read only) */
325#define FFFCR __REG(0x40100008) /* FIFO Control Register (write only) */
326#define FFLCR __REG(0x4010000C) /* Line Control Register (read/write) */
327#define FFMCR __REG(0x40100010) /* Modem Control Register (read/write) */
328#define FFLSR __REG(0x40100014) /* Line Status Register (read only) */
329#define FFMSR __REG(0x40100018) /* Modem Status Register (read only) */
330#define FFSPR __REG(0x4010001C) /* Scratch Pad Register (read/write) */
331#define FFISR __REG(0x40100020) /* Infrared Selection Register (read/write) */
332#define FFDLL __REG(0x40100000) /* Divisor Latch Low Register (DLAB = 1) (read/write) */
333#define FFDLH __REG(0x40100004) /* Divisor Latch High Register (DLAB = 1) (read/write) */
334
335/* Bluetooth UART (BTUART) */
336#define BTUART BTRBR
337#define BTRBR __REG(0x40200000) /* Receive Buffer Register (read only) */
338#define BTTHR __REG(0x40200000) /* Transmit Holding Register (write only) */
339#define BTIER __REG(0x40200004) /* Interrupt Enable Register (read/write) */
340#define BTIIR __REG(0x40200008) /* Interrupt ID Register (read only) */
341#define BTFCR __REG(0x40200008) /* FIFO Control Register (write only) */
342#define BTLCR __REG(0x4020000C) /* Line Control Register (read/write) */
343#define BTMCR __REG(0x40200010) /* Modem Control Register (read/write) */
344#define BTLSR __REG(0x40200014) /* Line Status Register (read only) */
345#define BTMSR __REG(0x40200018) /* Modem Status Register (read only) */
346#define BTSPR __REG(0x4020001C) /* Scratch Pad Register (read/write) */
347#define BTISR __REG(0x40200020) /* Infrared Selection Register (read/write) */
348#define BTDLL __REG(0x40200000) /* Divisor Latch Low Register (DLAB = 1) (read/write) */
349#define BTDLH __REG(0x40200004) /* Divisor Latch High Register (DLAB = 1) (read/write) */
350
351/* Standard UART (STUART) */
352#define STUART STRBR
353#define STRBR __REG(0x40700000) /* Receive Buffer Register (read only) */
354#define STTHR __REG(0x40700000) /* Transmit Holding Register (write only) */
355#define STIER __REG(0x40700004) /* Interrupt Enable Register (read/write) */
356#define STIIR __REG(0x40700008) /* Interrupt ID Register (read only) */
357#define STFCR __REG(0x40700008) /* FIFO Control Register (write only) */
358#define STLCR __REG(0x4070000C) /* Line Control Register (read/write) */
359#define STMCR __REG(0x40700010) /* Modem Control Register (read/write) */
360#define STLSR __REG(0x40700014) /* Line Status Register (read only) */
361#define STMSR __REG(0x40700018) /* Reserved */
362#define STSPR __REG(0x4070001C) /* Scratch Pad Register (read/write) */
363#define STISR __REG(0x40700020) /* Infrared Selection Register (read/write) */
364#define STDLL __REG(0x40700000) /* Divisor Latch Low Register (DLAB = 1) (read/write) */
365#define STDLH __REG(0x40700004) /* Divisor Latch High Register (DLAB = 1) (read/write) */
366
367#define IER_DMAE (1 << 7) /* DMA Requests Enable */
368#define IER_UUE (1 << 6) /* UART Unit Enable */
369#define IER_NRZE (1 << 5) /* NRZ coding Enable */
370#define IER_RTIOE (1 << 4) /* Receiver Time Out Interrupt Enable */
371#define IER_MIE (1 << 3) /* Modem Interrupt Enable */
372#define IER_RLSE (1 << 2) /* Receiver Line Status Interrupt Enable */
373#define IER_TIE (1 << 1) /* Transmit Data request Interrupt Enable */
374#define IER_RAVIE (1 << 0) /* Receiver Data Available Interrupt Enable */
375
376#define IIR_FIFOES1 (1 << 7) /* FIFO Mode Enable Status */
377#define IIR_FIFOES0 (1 << 6) /* FIFO Mode Enable Status */
378#define IIR_TOD (1 << 3) /* Time Out Detected */
379#define IIR_IID2 (1 << 2) /* Interrupt Source Encoded */
380#define IIR_IID1 (1 << 1) /* Interrupt Source Encoded */
381#define IIR_IP (1 << 0) /* Interrupt Pending (active low) */
382
383#define FCR_ITL2 (1 << 7) /* Interrupt Trigger Level */
384#define FCR_ITL1 (1 << 6) /* Interrupt Trigger Level */
385#define FCR_RESETTF (1 << 2) /* Reset Transmitter FIFO */
386#define FCR_RESETRF (1 << 1) /* Reset Receiver FIFO */
387#define FCR_TRFIFOE (1 << 0) /* Transmit and Receive FIFO Enable */
388#define FCR_ITL_1 (0)
389#define FCR_ITL_8 (FCR_ITL1)
390#define FCR_ITL_16 (FCR_ITL2)
391#define FCR_ITL_32 (FCR_ITL2|FCR_ITL1)
392
393#define LCR_DLAB (1 << 7) /* Divisor Latch Access Bit */
394#define LCR_SB (1 << 6) /* Set Break */
395#define LCR_STKYP (1 << 5) /* Sticky Parity */
396#define LCR_EPS (1 << 4) /* Even Parity Select */
397#define LCR_PEN (1 << 3) /* Parity Enable */
398#define LCR_STB (1 << 2) /* Stop Bit */
399#define LCR_WLS1 (1 << 1) /* Word Length Select */
400#define LCR_WLS0 (1 << 0) /* Word Length Select */
401
402#define LSR_FIFOE (1 << 7) /* FIFO Error Status */
403#define LSR_TEMT (1 << 6) /* Transmitter Empty */
404#define LSR_TDRQ (1 << 5) /* Transmit Data Request */
405#define LSR_BI (1 << 4) /* Break Interrupt */
406#define LSR_FE (1 << 3) /* Framing Error */
407#define LSR_PE (1 << 2) /* Parity Error */
408#define LSR_OE (1 << 1) /* Overrun Error */
409#define LSR_DR (1 << 0) /* Data Ready */
410
Markus Klotzbücher89b8a992006-02-10 17:12:14 +0100411#define MCR_LOOP (1 << 4) */
wdenk0442ed82002-11-03 10:24:00 +0000412#define MCR_OUT2 (1 << 3) /* force MSR_DCD in loopback mode */
413#define MCR_OUT1 (1 << 2) /* force MSR_RI in loopback mode */
414#define MCR_RTS (1 << 1) /* Request to Send */
415#define MCR_DTR (1 << 0) /* Data Terminal Ready */
416
417#define MSR_DCD (1 << 7) /* Data Carrier Detect */
418#define MSR_RI (1 << 6) /* Ring Indicator */
419#define MSR_DSR (1 << 5) /* Data Set Ready */
420#define MSR_CTS (1 << 4) /* Clear To Send */
421#define MSR_DDCD (1 << 3) /* Delta Data Carrier Detect */
422#define MSR_TERI (1 << 2) /* Trailing Edge Ring Indicator */
423#define MSR_DDSR (1 << 1) /* Delta Data Set Ready */
424#define MSR_DCTS (1 << 0) /* Delta Clear To Send */
425
426/*
427 * IrSR (Infrared Selection Register)
428 */
429#define IrSR_OFFSET 0x20
430
431#define IrSR_RXPL_NEG_IS_ZERO (1<<4)
432#define IrSR_RXPL_POS_IS_ZERO 0x0
433#define IrSR_TXPL_NEG_IS_ZERO (1<<3)
434#define IrSR_TXPL_POS_IS_ZERO 0x0
435#define IrSR_XMODE_PULSE_1_6 (1<<2)
436#define IrSR_XMODE_PULSE_3_16 0x0
437#define IrSR_RCVEIR_IR_MODE (1<<1)
438#define IrSR_RCVEIR_UART_MODE 0x0
439#define IrSR_XMITIR_IR_MODE (1<<0)
440#define IrSR_XMITIR_UART_MODE 0x0
441
442#define IrSR_IR_RECEIVE_ON (\
Markus Klotzbücher89b8a992006-02-10 17:12:14 +0100443 IrSR_RXPL_NEG_IS_ZERO | \
444 IrSR_TXPL_POS_IS_ZERO | \
445 IrSR_XMODE_PULSE_3_16 | \
446 IrSR_RCVEIR_IR_MODE | \
447 IrSR_XMITIR_UART_MODE)
wdenk0442ed82002-11-03 10:24:00 +0000448
449#define IrSR_IR_TRANSMIT_ON (\
Markus Klotzbücher89b8a992006-02-10 17:12:14 +0100450 IrSR_RXPL_NEG_IS_ZERO | \
451 IrSR_TXPL_POS_IS_ZERO | \
452 IrSR_XMODE_PULSE_3_16 | \
453 IrSR_RCVEIR_UART_MODE | \
454 IrSR_XMITIR_IR_MODE)
wdenk0442ed82002-11-03 10:24:00 +0000455
wdenk0442ed82002-11-03 10:24:00 +0000456/*
457 * I2C registers
458 */
wdenk0442ed82002-11-03 10:24:00 +0000459#define IBMR __REG(0x40301680) /* I2C Bus Monitor Register - IBMR */
460#define IDBR __REG(0x40301688) /* I2C Data Buffer Register - IDBR */
461#define ICR __REG(0x40301690) /* I2C Control Register - ICR */
462#define ISR __REG(0x40301698) /* I2C Status Register - ISR */
463#define ISAR __REG(0x403016A0) /* I2C Slave Address Register - ISAR */
464
Markus Klotzbücher89b8a992006-02-10 17:12:14 +0100465#define PWRIBMR __REG(0x40f00180) /* Power I2C Bus Monitor Register-IBMR */
466#define PWRIDBR __REG(0x40f00188) /* Power I2C Data Buffer Register-IDBR */
467#define PWRICR __REG(0x40f00190) /* Power I2C Control Register - ICR */
468#define PWRISR __REG(0x40f00198) /* Power I2C Status Register - ISR */
469#define PWRISAR __REG(0x40f001A0) /* Power I2C Slave Address Register-ISAR */
470
471/* ----- Control register bits ---------------------------------------- */
wdenk4a5c8a72003-03-06 00:02:04 +0000472
Markus Klotzbücher89b8a992006-02-10 17:12:14 +0100473#define ICR_START 0x1 /* start bit */
474#define ICR_STOP 0x2 /* stop bit */
475#define ICR_ACKNAK 0x4 /* send ACK(0) or NAK(1) */
476#define ICR_TB 0x8 /* transfer byte bit */
477#define ICR_MA 0x10 /* master abort */
478#define ICR_SCLE 0x20 /* master clock enable */
479#define ICR_IUE 0x40 /* unit enable */
480#define ICR_GCD 0x80 /* general call disable */
481#define ICR_ITEIE 0x100 /* enable tx interrupts */
482#define ICR_IRFIE 0x200 /* enable rx interrupts */
483#define ICR_BEIE 0x400 /* enable bus error ints */
484#define ICR_SSDIE 0x800 /* slave STOP detected int enable */
485#define ICR_ALDIE 0x1000 /* enable arbitration interrupt */
486#define ICR_SADIE 0x2000 /* slave address detected int enable */
487#define ICR_UR 0x4000 /* unit reset */
488#define ICR_FM 0x8000 /* Fast Mode */
wdenk4a5c8a72003-03-06 00:02:04 +0000489
Markus Klotzbücher89b8a992006-02-10 17:12:14 +0100490/* ----- Status register bits ----------------------------------------- */
wdenk4a5c8a72003-03-06 00:02:04 +0000491
Markus Klotzbücher89b8a992006-02-10 17:12:14 +0100492#define ISR_RWM 0x1 /* read/write mode */
493#define ISR_ACKNAK 0x2 /* ack/nak status */
494#define ISR_UB 0x4 /* unit busy */
495#define ISR_IBB 0x8 /* bus busy */
496#define ISR_SSD 0x10 /* slave stop detected */
497#define ISR_ALD 0x20 /* arbitration loss detected */
498#define ISR_ITE 0x40 /* tx buffer empty */
499#define ISR_IRF 0x80 /* rx buffer full */
500#define ISR_GCAD 0x100 /* general call address detected */
501#define ISR_SAD 0x200 /* slave address detected */
502#define ISR_BED 0x400 /* bus error no ACK/NAK */
wdenk4a5c8a72003-03-06 00:02:04 +0000503
wdenk0442ed82002-11-03 10:24:00 +0000504/*
505 * Serial Audio Controller
506 */
Markus Klotzbücher89b8a992006-02-10 17:12:14 +0100507/* FIXME the audio defines collide w/ the SA1111 defines. I don't like these
508 * short defines because there is too much chance of namespace collision
509 */
510/*#define SACR0 __REG(0x40400000) / Global Control Register */
511/*#define SACR1 __REG(0x40400004) / Serial Audio I 2 S/MSB-Justified Control Register */
512/*#define SASR0 __REG(0x4040000C) / Serial Audio I 2 S/MSB-Justified Interface and FIFO Status Register */
513/*#define SAIMR __REG(0x40400014) / Serial Audio Interrupt Mask Register */
514/*#define SAICR __REG(0x40400018) / Serial Audio Interrupt Clear Register */
515/*#define SADIV __REG(0x40400060) / Audio Clock Divider Register. */
516/*#define SADR __REG(0x40400080) / Serial Audio Data Register (TX and RX FIFO access Register). */
wdenk0442ed82002-11-03 10:24:00 +0000517
518
519/*
520 * AC97 Controller registers
521 */
wdenk0442ed82002-11-03 10:24:00 +0000522#define POCR __REG(0x40500000) /* PCM Out Control Register */
523#define POCR_FEIE (1 << 3) /* FIFO Error Interrupt Enable */
524
525#define PICR __REG(0x40500004) /* PCM In Control Register */
526#define PICR_FEIE (1 << 3) /* FIFO Error Interrupt Enable */
527
528#define MCCR __REG(0x40500008) /* Mic In Control Register */
529#define MCCR_FEIE (1 << 3) /* FIFO Error Interrupt Enable */
530
531#define GCR __REG(0x4050000C) /* Global Control Register */
532#define GCR_CDONE_IE (1 << 19) /* Command Done Interrupt Enable */
533#define GCR_SDONE_IE (1 << 18) /* Status Done Interrupt Enable */
534#define GCR_SECRDY_IEN (1 << 9) /* Secondary Ready Interrupt Enable */
535#define GCR_PRIRDY_IEN (1 << 8) /* Primary Ready Interrupt Enable */
536#define GCR_SECRES_IEN (1 << 5) /* Secondary Resume Interrupt Enable */
537#define GCR_PRIRES_IEN (1 << 4) /* Primary Resume Interrupt Enable */
538#define GCR_ACLINK_OFF (1 << 3) /* AC-link Shut Off */
539#define GCR_WARM_RST (1 << 2) /* AC97 Warm Reset */
540#define GCR_COLD_RST (1 << 1) /* AC'97 Cold Reset (0 = active) */
541#define GCR_GIE (1 << 0) /* Codec GPI Interrupt Enable */
542
543#define POSR __REG(0x40500010) /* PCM Out Status Register */
544#define POSR_FIFOE (1 << 4) /* FIFO error */
545
546#define PISR __REG(0x40500014) /* PCM In Status Register */
547#define PISR_FIFOE (1 << 4) /* FIFO error */
548
549#define MCSR __REG(0x40500018) /* Mic In Status Register */
550#define MCSR_FIFOE (1 << 4) /* FIFO error */
551
552#define GSR __REG(0x4050001C) /* Global Status Register */
553#define GSR_CDONE (1 << 19) /* Command Done */
554#define GSR_SDONE (1 << 18) /* Status Done */
555#define GSR_RDCS (1 << 15) /* Read Completion Status */
556#define GSR_BIT3SLT12 (1 << 14) /* Bit 3 of slot 12 */
557#define GSR_BIT2SLT12 (1 << 13) /* Bit 2 of slot 12 */
558#define GSR_BIT1SLT12 (1 << 12) /* Bit 1 of slot 12 */
559#define GSR_SECRES (1 << 11) /* Secondary Resume Interrupt */
560#define GSR_PRIRES (1 << 10) /* Primary Resume Interrupt */
561#define GSR_SCR (1 << 9) /* Secondary Codec Ready */
562#define GSR_PCR (1 << 8) /* Primary Codec Ready */
563#define GSR_MINT (1 << 7) /* Mic In Interrupt */
564#define GSR_POINT (1 << 6) /* PCM Out Interrupt */
565#define GSR_PIINT (1 << 5) /* PCM In Interrupt */
566#define GSR_MOINT (1 << 2) /* Modem Out Interrupt */
567#define GSR_MIINT (1 << 1) /* Modem In Interrupt */
568#define GSR_GSCI (1 << 0) /* Codec GPI Status Change Interrupt */
569
570#define CAR __REG(0x40500020) /* CODEC Access Register */
571#define CAR_CAIP (1 << 0) /* Codec Access In Progress */
572
573#define PCDR __REG(0x40500040) /* PCM FIFO Data Register */
574#define MCDR __REG(0x40500060) /* Mic-in FIFO Data Register */
575
576#define MOCR __REG(0x40500100) /* Modem Out Control Register */
577#define MOCR_FEIE (1 << 3) /* FIFO Error */
578
579#define MICR __REG(0x40500108) /* Modem In Control Register */
580#define MICR_FEIE (1 << 3) /* FIFO Error */
581
582#define MOSR __REG(0x40500110) /* Modem Out Status Register */
583#define MOSR_FIFOE (1 << 4) /* FIFO error */
584
585#define MISR __REG(0x40500118) /* Modem In Status Register */
586#define MISR_FIFOE (1 << 4) /* FIFO error */
587
588#define MODR __REG(0x40500140) /* Modem FIFO Data Register */
589
590#define PAC_REG_BASE __REG(0x40500200) /* Primary Audio Codec */
591#define SAC_REG_BASE __REG(0x40500300) /* Secondary Audio Codec */
592#define PMC_REG_BASE __REG(0x40500400) /* Primary Modem Codec */
593#define SMC_REG_BASE __REG(0x40500500) /* Secondary Modem Codec */
594
wdenk0442ed82002-11-03 10:24:00 +0000595/*
596 * USB Device Controller
597 */
wdenk0463e042003-05-23 12:36:20 +0000598#define UDC_RES1 __REG(0x40600004) /* UDC Undocumented - Reserved1 */
599#define UDC_RES2 __REG(0x40600008) /* UDC Undocumented - Reserved2 */
600#define UDC_RES3 __REG(0x4060000C) /* UDC Undocumented - Reserved3 */
wdenk0442ed82002-11-03 10:24:00 +0000601
602#define UDCCR __REG(0x40600000) /* UDC Control Register */
wdenk0463e042003-05-23 12:36:20 +0000603#define UDCCR_UDE (1 << 0) /* UDC enable */
604#define UDCCR_UDA (1 << 1) /* UDC active */
605#define UDCCR_RSM (1 << 2) /* Device resume */
606#define UDCCR_RESIR (1 << 3) /* Resume interrupt request */
607#define UDCCR_SUSIR (1 << 4) /* Suspend interrupt request */
608#define UDCCR_SRM (1 << 5) /* Suspend/resume interrupt mask */
609#define UDCCR_RSTIR (1 << 6) /* Reset interrupt request */
610#define UDCCR_REM (1 << 7) /* Reset interrupt mask */
611
wdenk0442ed82002-11-03 10:24:00 +0000612#define UDCCS0 __REG(0x40600010) /* UDC Endpoint 0 Control/Status Register */
wdenk0463e042003-05-23 12:36:20 +0000613#define UDCCS0_OPR (1 << 0) /* OUT packet ready */
614#define UDCCS0_IPR (1 << 1) /* IN packet ready */
615#define UDCCS0_FTF (1 << 2) /* Flush Tx FIFO */
616#define UDCCS0_DRWF (1 << 3) /* Device remote wakeup feature */
617#define UDCCS0_SST (1 << 4) /* Sent stall */
618#define UDCCS0_FST (1 << 5) /* Force stall */
619#define UDCCS0_RNE (1 << 6) /* Receive FIFO no empty */
620#define UDCCS0_SA (1 << 7) /* Setup active */
621
622/* Bulk IN - Endpoint 1,6,11 */
wdenk0442ed82002-11-03 10:24:00 +0000623#define UDCCS1 __REG(0x40600014) /* UDC Endpoint 1 (IN) Control/Status Register */
wdenk0442ed82002-11-03 10:24:00 +0000624#define UDCCS6 __REG(0x40600028) /* UDC Endpoint 6 (IN) Control/Status Register */
wdenk0442ed82002-11-03 10:24:00 +0000625#define UDCCS11 __REG(0x4060003C) /* UDC Endpoint 11 (IN) Control/Status Register */
wdenk0463e042003-05-23 12:36:20 +0000626
627#define UDCCS_BI_TFS (1 << 0) /* Transmit FIFO service */
628#define UDCCS_BI_TPC (1 << 1) /* Transmit packet complete */
629#define UDCCS_BI_FTF (1 << 2) /* Flush Tx FIFO */
630#define UDCCS_BI_TUR (1 << 3) /* Transmit FIFO underrun */
631#define UDCCS_BI_SST (1 << 4) /* Sent stall */
632#define UDCCS_BI_FST (1 << 5) /* Force stall */
633#define UDCCS_BI_TSP (1 << 7) /* Transmit short packet */
634
635/* Bulk OUT - Endpoint 2,7,12 */
636#define UDCCS2 __REG(0x40600018) /* UDC Endpoint 2 (OUT) Control/Status Register */
637#define UDCCS7 __REG(0x4060002C) /* UDC Endpoint 7 (OUT) Control/Status Register */
wdenk0442ed82002-11-03 10:24:00 +0000638#define UDCCS12 __REG(0x40600040) /* UDC Endpoint 12 (OUT) Control/Status Register */
wdenk0463e042003-05-23 12:36:20 +0000639
640#define UDCCS_BO_RFS (1 << 0) /* Receive FIFO service */
641#define UDCCS_BO_RPC (1 << 1) /* Receive packet complete */
642#define UDCCS_BO_DME (1 << 3) /* DMA enable */
643#define UDCCS_BO_SST (1 << 4) /* Sent stall */
644#define UDCCS_BO_FST (1 << 5) /* Force stall */
645#define UDCCS_BO_RNE (1 << 6) /* Receive FIFO not empty */
646#define UDCCS_BO_RSP (1 << 7) /* Receive short packet */
647
648/* Isochronous IN - Endpoint 3,8,13 */
649#define UDCCS3 __REG(0x4060001C) /* UDC Endpoint 3 (IN) Control/Status Register */
650#define UDCCS8 __REG(0x40600030) /* UDC Endpoint 8 (IN) Control/Status Register */
wdenk0442ed82002-11-03 10:24:00 +0000651#define UDCCS13 __REG(0x40600044) /* UDC Endpoint 13 (IN) Control/Status Register */
wdenk0463e042003-05-23 12:36:20 +0000652
653#define UDCCS_II_TFS (1 << 0) /* Transmit FIFO service */
654#define UDCCS_II_TPC (1 << 1) /* Transmit packet complete */
655#define UDCCS_II_FTF (1 << 2) /* Flush Tx FIFO */
656#define UDCCS_II_TUR (1 << 3) /* Transmit FIFO underrun */
657#define UDCCS_II_TSP (1 << 7) /* Transmit short packet */
658
659/* Isochronous OUT - Endpoint 4,9,14 */
660#define UDCCS4 __REG(0x40600020) /* UDC Endpoint 4 (OUT) Control/Status Register */
661#define UDCCS9 __REG(0x40600034) /* UDC Endpoint 9 (OUT) Control/Status Register */
wdenk0442ed82002-11-03 10:24:00 +0000662#define UDCCS14 __REG(0x40600048) /* UDC Endpoint 14 (OUT) Control/Status Register */
wdenk0463e042003-05-23 12:36:20 +0000663
664#define UDCCS_IO_RFS (1 << 0) /* Receive FIFO service */
665#define UDCCS_IO_RPC (1 << 1) /* Receive packet complete */
666#define UDCCS_IO_ROF (1 << 3) /* Receive overflow */
667#define UDCCS_IO_DME (1 << 3) /* DMA enable */
668#define UDCCS_IO_RNE (1 << 6) /* Receive FIFO not empty */
669#define UDCCS_IO_RSP (1 << 7) /* Receive short packet */
670
671/* Interrupt IN - Endpoint 5,10,15 */
672#define UDCCS5 __REG(0x40600024) /* UDC Endpoint 5 (Interrupt) Control/Status Register */
673#define UDCCS10 __REG(0x40600038) /* UDC Endpoint 10 (Interrupt) Control/Status Register */
wdenk0442ed82002-11-03 10:24:00 +0000674#define UDCCS15 __REG(0x4060004C) /* UDC Endpoint 15 (Interrupt) Control/Status Register */
wdenk0463e042003-05-23 12:36:20 +0000675
676#define UDCCS_INT_TFS (1 << 0) /* Transmit FIFO service */
677#define UDCCS_INT_TPC (1 << 1) /* Transmit packet complete */
678#define UDCCS_INT_FTF (1 << 2) /* Flush Tx FIFO */
679#define UDCCS_INT_TUR (1 << 3) /* Transmit FIFO underrun */
680#define UDCCS_INT_SST (1 << 4) /* Sent stall */
681#define UDCCS_INT_FST (1 << 5) /* Force stall */
682#define UDCCS_INT_TSP (1 << 7) /* Transmit short packet */
683
wdenk0442ed82002-11-03 10:24:00 +0000684#define UFNRH __REG(0x40600060) /* UDC Frame Number Register High */
685#define UFNRL __REG(0x40600064) /* UDC Frame Number Register Low */
686#define UBCR2 __REG(0x40600068) /* UDC Byte Count Reg 2 */
687#define UBCR4 __REG(0x4060006c) /* UDC Byte Count Reg 4 */
688#define UBCR7 __REG(0x40600070) /* UDC Byte Count Reg 7 */
689#define UBCR9 __REG(0x40600074) /* UDC Byte Count Reg 9 */
690#define UBCR12 __REG(0x40600078) /* UDC Byte Count Reg 12 */
691#define UBCR14 __REG(0x4060007c) /* UDC Byte Count Reg 14 */
692#define UDDR0 __REG(0x40600080) /* UDC Endpoint 0 Data Register */
693#define UDDR1 __REG(0x40600100) /* UDC Endpoint 1 Data Register */
694#define UDDR2 __REG(0x40600180) /* UDC Endpoint 2 Data Register */
695#define UDDR3 __REG(0x40600200) /* UDC Endpoint 3 Data Register */
696#define UDDR4 __REG(0x40600400) /* UDC Endpoint 4 Data Register */
697#define UDDR5 __REG(0x406000A0) /* UDC Endpoint 5 Data Register */
698#define UDDR6 __REG(0x40600600) /* UDC Endpoint 6 Data Register */
699#define UDDR7 __REG(0x40600680) /* UDC Endpoint 7 Data Register */
700#define UDDR8 __REG(0x40600700) /* UDC Endpoint 8 Data Register */
701#define UDDR9 __REG(0x40600900) /* UDC Endpoint 9 Data Register */
702#define UDDR10 __REG(0x406000C0) /* UDC Endpoint 10 Data Register */
703#define UDDR11 __REG(0x40600B00) /* UDC Endpoint 11 Data Register */
704#define UDDR12 __REG(0x40600B80) /* UDC Endpoint 12 Data Register */
705#define UDDR13 __REG(0x40600C00) /* UDC Endpoint 13 Data Register */
706#define UDDR14 __REG(0x40600E00) /* UDC Endpoint 14 Data Register */
707#define UDDR15 __REG(0x406000E0) /* UDC Endpoint 15 Data Register */
wdenk0463e042003-05-23 12:36:20 +0000708
wdenk0442ed82002-11-03 10:24:00 +0000709#define UICR0 __REG(0x40600050) /* UDC Interrupt Control Register 0 */
wdenk0463e042003-05-23 12:36:20 +0000710
711#define UICR0_IM0 (1 << 0) /* Interrupt mask ep 0 */
712#define UICR0_IM1 (1 << 1) /* Interrupt mask ep 1 */
713#define UICR0_IM2 (1 << 2) /* Interrupt mask ep 2 */
714#define UICR0_IM3 (1 << 3) /* Interrupt mask ep 3 */
715#define UICR0_IM4 (1 << 4) /* Interrupt mask ep 4 */
716#define UICR0_IM5 (1 << 5) /* Interrupt mask ep 5 */
717#define UICR0_IM6 (1 << 6) /* Interrupt mask ep 6 */
718#define UICR0_IM7 (1 << 7) /* Interrupt mask ep 7 */
719
wdenk0442ed82002-11-03 10:24:00 +0000720#define UICR1 __REG(0x40600054) /* UDC Interrupt Control Register 1 */
wdenk0463e042003-05-23 12:36:20 +0000721
722#define UICR1_IM8 (1 << 0) /* Interrupt mask ep 8 */
723#define UICR1_IM9 (1 << 1) /* Interrupt mask ep 9 */
724#define UICR1_IM10 (1 << 2) /* Interrupt mask ep 10 */
725#define UICR1_IM11 (1 << 3) /* Interrupt mask ep 11 */
726#define UICR1_IM12 (1 << 4) /* Interrupt mask ep 12 */
727#define UICR1_IM13 (1 << 5) /* Interrupt mask ep 13 */
728#define UICR1_IM14 (1 << 6) /* Interrupt mask ep 14 */
729#define UICR1_IM15 (1 << 7) /* Interrupt mask ep 15 */
730
wdenk0442ed82002-11-03 10:24:00 +0000731#define USIR0 __REG(0x40600058) /* UDC Status Interrupt Register 0 */
wdenk0463e042003-05-23 12:36:20 +0000732
733#define USIR0_IR0 (1 << 0) /* Interrup request ep 0 */
734#define USIR0_IR1 (1 << 1) /* Interrup request ep 1 */
735#define USIR0_IR2 (1 << 2) /* Interrup request ep 2 */
736#define USIR0_IR3 (1 << 3) /* Interrup request ep 3 */
737#define USIR0_IR4 (1 << 4) /* Interrup request ep 4 */
738#define USIR0_IR5 (1 << 5) /* Interrup request ep 5 */
739#define USIR0_IR6 (1 << 6) /* Interrup request ep 6 */
740#define USIR0_IR7 (1 << 7) /* Interrup request ep 7 */
741
wdenk0442ed82002-11-03 10:24:00 +0000742#define USIR1 __REG(0x4060005C) /* UDC Status Interrupt Register 1 */
743
wdenk0463e042003-05-23 12:36:20 +0000744#define USIR1_IR8 (1 << 0) /* Interrup request ep 8 */
745#define USIR1_IR9 (1 << 1) /* Interrup request ep 9 */
746#define USIR1_IR10 (1 << 2) /* Interrup request ep 10 */
747#define USIR1_IR11 (1 << 3) /* Interrup request ep 11 */
748#define USIR1_IR12 (1 << 4) /* Interrup request ep 12 */
749#define USIR1_IR13 (1 << 5) /* Interrup request ep 13 */
750#define USIR1_IR14 (1 << 6) /* Interrup request ep 14 */
751#define USIR1_IR15 (1 << 7) /* Interrup request ep 15 */
752
Markus Klotzbücher89b8a992006-02-10 17:12:14 +0100753#if defined(CONFIG_PXA27X)
754/*
755 * USB Host Controller
756 */
757#define UHCREV __REG(0x4C000000)
758#define UHCHCON __REG(0x4C000004)
759#define UHCCOMS __REG(0x4C000008)
760#define UHCINTS __REG(0x4C00000C)
761#define UHCINTE __REG(0x4C000010)
762#define UHCINTD __REG(0x4C000014)
763#define UHCHCCA __REG(0x4C000018)
764#define UHCPCED __REG(0x4C00001C)
765#define UHCCHED __REG(0x4C000020)
766#define UHCCCED __REG(0x4C000024)
767#define UHCBHED __REG(0x4C000028)
768#define UHCBCED __REG(0x4C00002C)
769#define UHCDHEAD __REG(0x4C000030)
770#define UHCFMI __REG(0x4C000034)
771#define UHCFMR __REG(0x4C000038)
772#define UHCFMN __REG(0x4C00003C)
773#define UHCPERS __REG(0x4C000040)
774#define UHCLST __REG(0x4C000044)
775#define UHCRHDA __REG(0x4C000048)
776#define UHCRHDB __REG(0x4C00004C)
777#define UHCRHS __REG(0x4C000050)
778#define UHCRHPS1 __REG(0x4C000054)
779#define UHCRHPS2 __REG(0x4C000058)
780#define UHCRHPS3 __REG(0x4C00005C)
781#define UHCSTAT __REG(0x4C000060)
782#define UHCHR __REG(0x4C000064)
783#define UHCHIE __REG(0x4C000068)
784#define UHCHIT __REG(0x4C00006C)
wdenk2a831612005-04-06 00:04:16 +0000785
Markus Klotzbücher89b8a992006-02-10 17:12:14 +0100786#define UHCHR_FSBIR (1<<0)
787#define UHCHR_FHR (1<<1)
788#define UHCHR_CGR (1<<2)
789#define UHCHR_SSDC (1<<3)
790#define UHCHR_UIT (1<<4)
791#define UHCHR_SSE (1<<5)
792#define UHCHR_PSPL (1<<6)
793#define UHCHR_PCPL (1<<7)
794#define UHCHR_SSEP0 (1<<9)
795#define UHCHR_SSEP1 (1<<10)
796#define UHCHR_SSEP2 (1<<11)
wdenk2a831612005-04-06 00:04:16 +0000797
Markus Klotzbücher89b8a992006-02-10 17:12:14 +0100798#define UHCHIE_UPRIE (1<<13)
799#define UHCHIE_UPS2IE (1<<12)
800#define UHCHIE_UPS1IE (1<<11)
801#define UHCHIE_TAIE (1<<10)
802#define UHCHIE_HBAIE (1<<8)
803#define UHCHIE_RWIE (1<<7)
Markus Klotzbücher21e69a02006-02-07 20:04:48 +0100804
wdenk2a831612005-04-06 00:04:16 +0000805#endif
wdenk0442ed82002-11-03 10:24:00 +0000806
807/*
808 * Fast Infrared Communication Port
809 */
wdenk0442ed82002-11-03 10:24:00 +0000810#define ICCR0 __REG(0x40800000) /* ICP Control Register 0 */
811#define ICCR1 __REG(0x40800004) /* ICP Control Register 1 */
812#define ICCR2 __REG(0x40800008) /* ICP Control Register 2 */
813#define ICDR __REG(0x4080000c) /* ICP Data Register */
814#define ICSR0 __REG(0x40800014) /* ICP Status Register 0 */
815#define ICSR1 __REG(0x40800018) /* ICP Status Register 1 */
816
wdenk0442ed82002-11-03 10:24:00 +0000817/*
818 * Real Time Clock
819 */
wdenk0442ed82002-11-03 10:24:00 +0000820#define RCNR __REG(0x40900000) /* RTC Count Register */
821#define RTAR __REG(0x40900004) /* RTC Alarm Register */
822#define RTSR __REG(0x40900008) /* RTC Status Register */
823#define RTTR __REG(0x4090000C) /* RTC Timer Trim Register */
Markus Klotzbücher89b8a992006-02-10 17:12:14 +0100824#define RDAR1 __REG(0x40900018) /* Wristwatch Day Alarm Reg 1 */
825#define RDAR2 __REG(0x40900020) /* Wristwatch Day Alarm Reg 2 */
826#define RYAR1 __REG(0x4090001C) /* Wristwatch Year Alarm Reg 1 */
827#define RYAR2 __REG(0x40900024) /* Wristwatch Year Alarm Reg 2 */
828#define SWAR1 __REG(0x4090002C) /* Stopwatch Alarm Register 1 */
829#define SWAR2 __REG(0x40900030) /* Stopwatch Alarm Register 2 */
830#define PIAR __REG(0x40900038) /* Periodic Interrupt Alarm Register */
831#define RDCR __REG(0x40900010) /* RTC Day Count Register. */
832#define RYCR __REG(0x40900014) /* RTC Year Count Register. */
833#define SWCR __REG(0x40900028) /* Stopwatch Count Register */
834#define RTCPICR __REG(0x40900034) /* Periodic Interrupt Counter Register */
wdenk0442ed82002-11-03 10:24:00 +0000835
Markus Klotzbücher89b8a992006-02-10 17:12:14 +0100836#define RTSR_PICE (1 << 15) /* Peridoc interrupt count enable */
837#define RTSR_PIALE (1 << 14) /* Peridoc interrupt Alarm enable */
838#define RTSR_PIAL (1 << 13) /* Peridoc interrupt Alarm status */
wdenk0442ed82002-11-03 10:24:00 +0000839#define RTSR_HZE (1 << 3) /* HZ interrupt enable */
840#define RTSR_ALE (1 << 2) /* RTC alarm interrupt enable */
841#define RTSR_HZ (1 << 1) /* HZ rising-edge detected */
842#define RTSR_AL (1 << 0) /* RTC alarm detected */
843
wdenk0442ed82002-11-03 10:24:00 +0000844/*
845 * OS Timer & Match Registers
846 */
Markus Klotzbücher432ae4c2006-02-19 16:03:49 +0100847#define OSMR0 __REG(0x40A00000) /* OS Timer Match Register 0 */
848#define OSMR1 __REG(0x40A00004) /* OS Timer Match Register 1 */
849#define OSMR2 __REG(0x40A00008) /* OS Timer Match Register 2 */
850#define OSMR3 __REG(0x40A0000C) /* OS Timer Match Register 3 */
wdenk0442ed82002-11-03 10:24:00 +0000851#define OSCR __REG(0x40A00010) /* OS Timer Counter Register */
852#define OSSR __REG(0x40A00014) /* OS Timer Status Register */
853#define OWER __REG(0x40A00018) /* OS Timer Watchdog Enable Register */
854#define OIER __REG(0x40A0001C) /* OS Timer Interrupt Enable Register */
855
Markus Klotzbücher432ae4c2006-02-19 16:03:49 +0100856#ifdef CONFIG_CPU_MONAHANS
857#define OSCR4 __REG(0x40A00040) /* OS Timer Counter Register 4 */
858#define OSCR5 __REG(0x40A00044) /* OS Timer Counter Register 5 */
859#define OSCR6 __REG(0x40A00048) /* OS Timer Counter Register 6 */
860#define OSCR7 __REG(0x40A0004C) /* OS Timer Counter Register 7 */
861#define OSCR8 __REG(0x40A00050) /* OS Timer Counter Register 8 */
862#define OSCR9 __REG(0x40A00054) /* OS Timer Counter Register 9 */
863#define OSCR10 __REG(0x40A00058) /* OS Timer Counter Register 10 */
864#define OSCR11 __REG(0x40A0005C) /* OS Timer Counter Register 11 */
865
866#define OSMR4 __REG(0x40A00080) /* OS Timer Match Register 4 */
867#define OSMR5 __REG(0x40A00084) /* OS Timer Match Register 5 */
868#define OSMR6 __REG(0x40A00088) /* OS Timer Match Register 6 */
869#define OSMR7 __REG(0x40A0008C) /* OS Timer Match Register 7 */
870#define OSMR8 __REG(0x40A00090) /* OS Timer Match Register 8 */
871#define OSMR9 __REG(0x40A00094) /* OS Timer Match Register 9 */
872#define OSMR10 __REG(0x40A00098) /* OS Timer Match Register 10 */
873#define OSMR11 __REG(0x40A0009C) /* OS Timer Match Register 11 */
874
875#define OMCR4 __REG(0x40A000C0) /* OS Match Control Register 4 */
876#define OMCR5 __REG(0x40A000C4) /* OS Match Control Register 5 */
877#define OMCR6 __REG(0x40A000C8) /* OS Match Control Register 6 */
878#define OMCR7 __REG(0x40A000CC) /* OS Match Control Register 7 */
879#define OMCR8 __REG(0x40A000D0) /* OS Match Control Register 8 */
880#define OMCR9 __REG(0x40A000D4) /* OS Match Control Register 9 */
881#define OMCR10 __REG(0x40A000D8) /* OS Match Control Register 10 */
882#define OMCR11 __REG(0x40A000DC) /* OS Match Control Register 11 */
Markus Klotzbücher27eba142006-03-06 15:04:25 +0100883
884#define OSCR_CLK_FREQ 3.250 /* MHz */
Markus Klotzbücher432ae4c2006-02-19 16:03:49 +0100885#endif /* CONFIG_CPU_MONAHANS */
886
887#define OSSR_M4 (1 << 4) /* Match status channel 4 */
wdenk0442ed82002-11-03 10:24:00 +0000888#define OSSR_M3 (1 << 3) /* Match status channel 3 */
889#define OSSR_M2 (1 << 2) /* Match status channel 2 */
890#define OSSR_M1 (1 << 1) /* Match status channel 1 */
891#define OSSR_M0 (1 << 0) /* Match status channel 0 */
892
893#define OWER_WME (1 << 0) /* Watchdog Match Enable */
894
Markus Klotzbücher432ae4c2006-02-19 16:03:49 +0100895#define OIER_E4 (1 << 4) /* Interrupt enable channel 4 */
wdenk0442ed82002-11-03 10:24:00 +0000896#define OIER_E3 (1 << 3) /* Interrupt enable channel 3 */
897#define OIER_E2 (1 << 2) /* Interrupt enable channel 2 */
898#define OIER_E1 (1 << 1) /* Interrupt enable channel 1 */
899#define OIER_E0 (1 << 0) /* Interrupt enable channel 0 */
900
wdenk0442ed82002-11-03 10:24:00 +0000901/*
902 * Pulse Width Modulator
903 */
wdenk0442ed82002-11-03 10:24:00 +0000904#define PWM_CTRL0 __REG(0x40B00000) /* PWM 0 Control Register */
905#define PWM_PWDUTY0 __REG(0x40B00004) /* PWM 0 Duty Cycle Register */
906#define PWM_PERVAL0 __REG(0x40B00008) /* PWM 0 Period Control Register */
907
908#define PWM_CTRL1 __REG(0x40C00000) /* PWM 1Control Register */
909#define PWM_PWDUTY1 __REG(0x40C00004) /* PWM 1 Duty Cycle Register */
910#define PWM_PERVAL1 __REG(0x40C00008) /* PWM 1 Period Control Register */
911
wdenk0442ed82002-11-03 10:24:00 +0000912/*
913 * Interrupt Controller
914 */
wdenk0442ed82002-11-03 10:24:00 +0000915#define ICIP __REG(0x40D00000) /* Interrupt Controller IRQ Pending Register */
916#define ICMR __REG(0x40D00004) /* Interrupt Controller Mask Register */
917#define ICLR __REG(0x40D00008) /* Interrupt Controller Level Register */
918#define ICFP __REG(0x40D0000C) /* Interrupt Controller FIQ Pending Register */
919#define ICPR __REG(0x40D00010) /* Interrupt Controller Pending Register */
920#define ICCR __REG(0x40D00014) /* Interrupt Controller Control Register */
921
Markus Klotzbücher432ae4c2006-02-19 16:03:49 +0100922#ifdef CONFIG_CPU_MONAHANS
923#define ICHP __REG(0x40D00018) /* Interrupt Controller Highest Priority Register */
924/* Missing: 32 Interrupt priority registers */
925/* mk@tbd: These are the same as beneath for PXA27x: maybe can be
926 * merged if GPIO Stuff is same too. */
927#define ICIP2 __REG(0x40D0009C) /* Interrupt Controller IRQ Pending Register 2 */
928#define ICMR2 __REG(0x40D000A0) /* Interrupt Controller Mask Register 2 */
929#define ICLR2 __REG(0x40D000A4) /* Interrupt Controller Level Register 2 */
930#define ICFP2 __REG(0x40D000A8) /* Interrupt Controller FIQ Pending Register 2 */
931#define ICPR2 __REG(0x40D000AC) /* Interrupt Controller Pending Register 2 */
932/* Missing: 2 Interrupt priority registers */
933#endif /* CONFIG_CPU_MONAHANS */
934
wdenk0442ed82002-11-03 10:24:00 +0000935/*
936 * General Purpose I/O
937 */
wdenk0442ed82002-11-03 10:24:00 +0000938#define GPLR0 __REG(0x40E00000) /* GPIO Pin-Level Register GPIO<31:0> */
939#define GPLR1 __REG(0x40E00004) /* GPIO Pin-Level Register GPIO<63:32> */
940#define GPLR2 __REG(0x40E00008) /* GPIO Pin-Level Register GPIO<80:64> */
941
942#define GPDR0 __REG(0x40E0000C) /* GPIO Pin Direction Register GPIO<31:0> */
943#define GPDR1 __REG(0x40E00010) /* GPIO Pin Direction Register GPIO<63:32> */
944#define GPDR2 __REG(0x40E00014) /* GPIO Pin Direction Register GPIO<80:64> */
945
946#define GPSR0 __REG(0x40E00018) /* GPIO Pin Output Set Register GPIO<31:0> */
947#define GPSR1 __REG(0x40E0001C) /* GPIO Pin Output Set Register GPIO<63:32> */
948#define GPSR2 __REG(0x40E00020) /* GPIO Pin Output Set Register GPIO<80:64> */
949
950#define GPCR0 __REG(0x40E00024) /* GPIO Pin Output Clear Register GPIO<31:0> */
951#define GPCR1 __REG(0x40E00028) /* GPIO Pin Output Clear Register GPIO <63:32> */
952#define GPCR2 __REG(0x40E0002C) /* GPIO Pin Output Clear Register GPIO <80:64> */
953
954#define GRER0 __REG(0x40E00030) /* GPIO Rising-Edge Detect Register GPIO<31:0> */
955#define GRER1 __REG(0x40E00034) /* GPIO Rising-Edge Detect Register GPIO<63:32> */
956#define GRER2 __REG(0x40E00038) /* GPIO Rising-Edge Detect Register GPIO<80:64> */
957
958#define GFER0 __REG(0x40E0003C) /* GPIO Falling-Edge Detect Register GPIO<31:0> */
959#define GFER1 __REG(0x40E00040) /* GPIO Falling-Edge Detect Register GPIO<63:32> */
960#define GFER2 __REG(0x40E00044) /* GPIO Falling-Edge Detect Register GPIO<80:64> */
961
962#define GEDR0 __REG(0x40E00048) /* GPIO Edge Detect Status Register GPIO<31:0> */
963#define GEDR1 __REG(0x40E0004C) /* GPIO Edge Detect Status Register GPIO<63:32> */
964#define GEDR2 __REG(0x40E00050) /* GPIO Edge Detect Status Register GPIO<80:64> */
965
Markus Klotzbücherfd893e42006-02-20 15:59:07 +0100966#ifdef CONFIG_CPU_MONAHANS
967#define GPLR3 __REG(0x40E00100) /* GPIO Pin-Level Register GPIO<127:96> */
968#define GPDR3 __REG(0x40E0010C) /* GPIO Pin Direction Register GPIO<127:96> */
969#define GPSR3 __REG(0x40E00118) /* GPIO Pin Output Set Register GPIO<127:96> */
970#define GPCR3 __REG(0x40E00124) /* GPIO Pin Output Clear Register GPIO<127:96> */
971#define GRER3 __REG(0x40E00130) /* GPIO Rising-Edge Detect Register GPIO<127:96> */
972#define GFER3 __REG(0x40E0013C) /* GPIO Falling-Edge Detect Register GPIO<127:96> */
973#define GEDR3 __REG(0x40E00148) /* GPIO Edge Detect Status Register GPIO<127:96> */
974
975#define GSDR0 __REG(0x40E00400) /* Bit-wise Set of GPDR[31:0] */
976#define GSDR1 __REG(0x40E00404) /* Bit-wise Set of GPDR[63:32] */
977#define GSDR2 __REG(0x40E00408) /* Bit-wise Set of GPDR[95:64] */
978#define GSDR3 __REG(0x40E0040C) /* Bit-wise Set of GPDR[127:96] */
979
980#define GCDR0 __REG(0x40E00420) /* Bit-wise Clear of GPDR[31:0] */
981#define GCDR1 __REG(0x40E00424) /* Bit-wise Clear of GPDR[63:32] */
982#define GCDR2 __REG(0x40E00428) /* Bit-wise Clear of GPDR[95:64] */
983#define GCDR3 __REG(0x40E0042C) /* Bit-wise Clear of GPDR[127:96] */
984
985#define GSRER0 __REG(0x40E00440) /* Set Rising Edge Det. Enable [31:0] */
986#define GSRER1 __REG(0x40E00444) /* Set Rising Edge Det. Enable [63:32] */
987#define GSRER2 __REG(0x40E00448) /* Set Rising Edge Det. Enable [95:64] */
988#define GSRER3 __REG(0x40E0044C) /* Set Rising Edge Det. Enable [127:96] */
989
990#define GCRER0 __REG(0x40E00460) /* Clear Rising Edge Det. Enable [31:0] */
991#define GCRER1 __REG(0x40E00464) /* Clear Rising Edge Det. Enable [63:32] */
992#define GCRER2 __REG(0x40E00468) /* Clear Rising Edge Det. Enable [95:64] */
993#define GCRER3 __REG(0x40E0046C) /* Clear Rising Edge Det. Enable[127:96] */
994
995#define GSFER0 __REG(0x40E00480) /* Set Falling Edge Det. Enable [31:0] */
996#define GSFER1 __REG(0x40E00484) /* Set Falling Edge Det. Enable [63:32] */
997#define GSFER2 __REG(0x40E00488) /* Set Falling Edge Det. Enable [95:64] */
998#define GSFER3 __REG(0x40E0048C) /* Set Falling Edge Det. Enable[127:96] */
999
1000#define GCFER0 __REG(0x40E004A0) /* Clr Falling Edge Det. Enable [31:0] */
1001#define GCFER1 __REG(0x40E004A4) /* Clr Falling Edge Det. Enable [63:32] */
1002#define GCFER2 __REG(0x40E004A8) /* Clr Falling Edge Det. Enable [95:64] */
1003#define GCFER3 __REG(0x40E004AC) /* Clr Falling Edge Det. Enable[127:96] */
1004
1005#define GSDR(x) __REG2(0x40E00400, ((x) & 0x60) >> 3)
1006#define GCDR(x) __REG2(0x40300420, ((x) & 0x60) >> 3)
1007
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +01001008/* Multi-funktion Pin Registers, uncomplete, only:
1009 * - GPIO
1010 * - Data Flash DF_* pins defined.
1011 */
Wolfgang Denk61ccd1d2006-03-06 23:18:48 +01001012#define GPIO0 __REG(0x40e10124)
Markus Klotzbücherfd893e42006-02-20 15:59:07 +01001013#define GPIO1 __REG(0x40e10128)
1014#define GPIO2 __REG(0x40e1012c)
1015#define GPIO3 __REG(0x40e10130)
1016#define GPIO4 __REG(0x40e10134)
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +01001017#define nXCVREN __REG(0x40e10138)
1018
1019#define DF_CLE_NOE __REG(0x40e10204)
1020#define DF_ALE_WE1 __REG(0x40e10208)
1021
1022#define DF_SCLK_E __REG(0x40e10210)
1023#define nBE0 __REG(0x40e10214)
1024#define nBE1 __REG(0x40e10218)
1025#define DF_ALE_WE2 __REG(0x40e1021c)
1026#define DF_INT_RnB __REG(0x40e10220)
1027#define DF_nCS0 __REG(0x40e10224)
1028#define DF_nCS1 __REG(0x40e10228)
1029#define DF_nWE __REG(0x40e1022c)
1030#define DF_nRE __REG(0x40e10230)
1031#define nLUA __REG(0x40e10234)
1032#define nLLA __REG(0x40e10238)
1033#define DF_ADDR0 __REG(0x40e1023c)
1034#define DF_ADDR1 __REG(0x40e10240)
1035#define DF_ADDR2 __REG(0x40e10244)
1036#define DF_ADDR3 __REG(0x40e10248)
1037#define DF_IO0 __REG(0x40e1024c)
1038#define DF_IO8 __REG(0x40e10250)
1039#define DF_IO1 __REG(0x40e10254)
1040#define DF_IO9 __REG(0x40e10258)
1041#define DF_IO2 __REG(0x40e1025c)
1042#define DF_IO10 __REG(0x40e10260)
1043#define DF_IO3 __REG(0x40e10264)
1044#define DF_IO11 __REG(0x40e10268)
1045#define DF_IO4 __REG(0x40e1026c)
1046#define DF_IO12 __REG(0x40e10270)
1047#define DF_IO5 __REG(0x40e10274)
1048#define DF_IO13 __REG(0x40e10278)
1049#define DF_IO6 __REG(0x40e1027c)
1050#define DF_IO14 __REG(0x40e10280)
1051#define DF_IO7 __REG(0x40e10284)
1052#define DF_IO15 __REG(0x40e10288)
Markus Klotzbücherfd893e42006-02-20 15:59:07 +01001053
1054#define GPIO5 __REG(0x40e1028c)
1055#define GPIO6 __REG(0x40e10290)
1056#define GPIO7 __REG(0x40e10294)
1057#define GPIO8 __REG(0x40e10298)
1058#define GPIO9 __REG(0x40e1029c)
1059
1060#define GPIO11 __REG(0x40e102a0)
1061#define GPIO12 __REG(0x40e102a4)
1062#define GPIO13 __REG(0x40e102a8)
1063#define GPIO14 __REG(0x40e102ac)
1064#define GPIO15 __REG(0x40e102b0)
1065#define GPIO16 __REG(0x40e102b4)
1066#define GPIO17 __REG(0x40e102b8)
1067#define GPIO18 __REG(0x40e102bc)
1068#define GPIO19 __REG(0x40e102c0)
1069#define GPIO20 __REG(0x40e102c4)
1070#define GPIO21 __REG(0x40e102c8)
1071#define GPIO22 __REG(0x40e102cc)
1072#define GPIO23 __REG(0x40e102d0)
1073#define GPIO24 __REG(0x40e102d4)
1074#define GPIO25 __REG(0x40e102d8)
1075#define GPIO26 __REG(0x40e102dc)
1076
1077#define GPIO27 __REG(0x40e10400)
1078#define GPIO28 __REG(0x40e10404)
1079#define GPIO29 __REG(0x40e10408)
1080#define GPIO30 __REG(0x40e1040c)
1081#define GPIO31 __REG(0x40e10410)
1082#define GPIO32 __REG(0x40e10414)
1083#define GPIO33 __REG(0x40e10418)
1084#define GPIO34 __REG(0x40e1041c)
1085#define GPIO35 __REG(0x40e10420)
1086#define GPIO36 __REG(0x40e10424)
1087#define GPIO37 __REG(0x40e10428)
1088#define GPIO38 __REG(0x40e1042c)
1089#define GPIO39 __REG(0x40e10430)
1090#define GPIO40 __REG(0x40e10434)
1091#define GPIO41 __REG(0x40e10438)
1092#define GPIO42 __REG(0x40e1043c)
1093#define GPIO43 __REG(0x40e10440)
1094#define GPIO44 __REG(0x40e10444)
1095#define GPIO45 __REG(0x40e10448)
1096#define GPIO46 __REG(0x40e1044c)
1097#define GPIO47 __REG(0x40e10450)
1098#define GPIO48 __REG(0x40e10454)
1099
1100#define GPIO10 __REG(0x40e10458)
1101
1102#define GPIO49 __REG(0x40e1045c)
1103#define GPIO50 __REG(0x40e10460)
1104#define GPIO51 __REG(0x40e10464)
1105#define GPIO52 __REG(0x40e10468)
1106#define GPIO53 __REG(0x40e1046c)
1107#define GPIO54 __REG(0x40e10470)
1108#define GPIO55 __REG(0x40e10474)
1109#define GPIO56 __REG(0x40e10478)
1110#define GPIO57 __REG(0x40e1047c)
1111#define GPIO58 __REG(0x40e10480)
1112#define GPIO59 __REG(0x40e10484)
1113#define GPIO60 __REG(0x40e10488)
1114#define GPIO61 __REG(0x40e1048c)
1115#define GPIO62 __REG(0x40e10490)
1116
1117#define GPIO6_2 __REG(0x40e10494)
1118#define GPIO7_2 __REG(0x40e10498)
1119#define GPIO8_2 __REG(0x40e1049c)
1120#define GPIO9_2 __REG(0x40e104a0)
1121#define GPIO10_2 __REG(0x40e104a4)
1122#define GPIO11_2 __REG(0x40e104a8)
1123#define GPIO12_2 __REG(0x40e104ac)
1124#define GPIO13_2 __REG(0x40e104b0)
1125
1126#define GPIO63 __REG(0x40e104b4)
1127#define GPIO64 __REG(0x40e104b8)
1128#define GPIO65 __REG(0x40e104bc)
1129#define GPIO66 __REG(0x40e104c0)
1130#define GPIO67 __REG(0x40e104c4)
1131#define GPIO68 __REG(0x40e104c8)
1132#define GPIO69 __REG(0x40e104cc)
1133#define GPIO70 __REG(0x40e104d0)
1134#define GPIO71 __REG(0x40e104d4)
1135#define GPIO72 __REG(0x40e104d8)
1136#define GPIO73 __REG(0x40e104dc)
1137
1138#define GPIO14_2 __REG(0x40e104e0)
1139#define GPIO15_2 __REG(0x40e104e4)
1140#define GPIO16_2 __REG(0x40e104e8)
1141#define GPIO17_2 __REG(0x40e104ec)
1142
1143#define GPIO74 __REG(0x40e104f0)
1144#define GPIO75 __REG(0x40e104f4)
1145#define GPIO76 __REG(0x40e104f8)
1146#define GPIO77 __REG(0x40e104fc)
1147#define GPIO78 __REG(0x40e10500)
1148#define GPIO79 __REG(0x40e10504)
1149#define GPIO80 __REG(0x40e10508)
1150#define GPIO81 __REG(0x40e1050c)
1151#define GPIO82 __REG(0x40e10510)
1152#define GPIO83 __REG(0x40e10514)
1153#define GPIO84 __REG(0x40e10518)
1154#define GPIO85 __REG(0x40e1051c)
1155#define GPIO86 __REG(0x40e10520)
1156#define GPIO87 __REG(0x40e10524)
1157#define GPIO88 __REG(0x40e10528)
1158#define GPIO89 __REG(0x40e1052c)
1159#define GPIO90 __REG(0x40e10530)
1160#define GPIO91 __REG(0x40e10534)
1161#define GPIO92 __REG(0x40e10538)
1162#define GPIO93 __REG(0x40e1053c)
1163#define GPIO94 __REG(0x40e10540)
1164#define GPIO95 __REG(0x40e10544)
1165#define GPIO96 __REG(0x40e10548)
1166#define GPIO97 __REG(0x40e1054c)
1167#define GPIO98 __REG(0x40e10550)
1168
1169#define GPIO99 __REG(0x40e10600)
1170#define GPIO100 __REG(0x40e10604)
1171#define GPIO101 __REG(0x40e10608)
1172#define GPIO102 __REG(0x40e1060c)
1173#define GPIO103 __REG(0x40e10610)
1174#define GPIO104 __REG(0x40e10614)
1175#define GPIO105 __REG(0x40e10618)
1176#define GPIO106 __REG(0x40e1061c)
1177#define GPIO107 __REG(0x40e10620)
1178#define GPIO108 __REG(0x40e10624)
1179#define GPIO109 __REG(0x40e10628)
1180#define GPIO110 __REG(0x40e1062c)
1181#define GPIO111 __REG(0x40e10630)
1182#define GPIO112 __REG(0x40e10634)
1183
1184#define GPIO113 __REG(0x40e10638)
1185#define GPIO114 __REG(0x40e1063c)
1186#define GPIO115 __REG(0x40e10640)
1187#define GPIO116 __REG(0x40e10644)
1188#define GPIO117 __REG(0x40e10648)
1189#define GPIO118 __REG(0x40e1064c)
1190#define GPIO119 __REG(0x40e10650)
1191#define GPIO120 __REG(0x40e10654)
1192#define GPIO121 __REG(0x40e10658)
1193#define GPIO122 __REG(0x40e1065c)
1194#define GPIO123 __REG(0x40e10660)
1195#define GPIO124 __REG(0x40e10664)
1196#define GPIO125 __REG(0x40e10668)
1197#define GPIO126 __REG(0x40e1066c)
1198#define GPIO127 __REG(0x40e10670)
1199
1200#define GPIO0_2 __REG(0x40e10674)
1201#define GPIO1_2 __REG(0x40e10678)
1202#define GPIO2_2 __REG(0x40e1067c)
1203#define GPIO3_2 __REG(0x40e10680)
1204#define GPIO4_2 __REG(0x40e10684)
1205#define GPIO5_2 __REG(0x40e10688)
1206
Markus Klotzbücher20e3b322006-02-20 16:37:37 +01001207/* MFPR Bit Definitions, see 4-10, Vol. 1 */
1208#define PULL_SEL 0x8000
1209#define PULLUP_EN 0x4000
1210#define PULLDOWN_EN 0x2000
1211
1212#define DRIVE_FAST_1mA 0x0
1213#define DRIVE_FAST_2mA 0x400
1214#define DRIVE_FAST_3mA 0x800
1215#define DRIVE_FAST_4mA 0xC00
1216#define DRIVE_SLOW_6mA 0x1000
1217#define DRIVE_FAST_6mA 0x1400
1218#define DRIVE_SLOW_10mA 0x1800
1219#define DRIVE_FAST_10mA 0x1C00
1220
1221#define SLEEP_SEL 0x200
1222#define SLEEP_DATA 0x100
1223#define SLEEP_OE_N 0x80
1224#define EDGE_CLEAR 0x40
1225#define EDGE_FALL_EN 0x20
1226#define EDGE_RISE_EN 0x10
1227
1228#define AF_SEL_0 0x0 /* Alternate function 0 (reset state) */
1229#define AF_SEL_1 0x1 /* Alternate function 1 */
1230#define AF_SEL_2 0x2 /* Alternate function 2 */
1231#define AF_SEL_3 0x3 /* Alternate function 3 */
1232#define AF_SEL_4 0x4 /* Alternate function 4 */
1233#define AF_SEL_5 0x5 /* Alternate function 5 */
1234#define AF_SEL_6 0x6 /* Alternate function 6 */
1235#define AF_SEL_7 0x7 /* Alternate function 7 */
1236
1237
Markus Klotzbücherfd893e42006-02-20 15:59:07 +01001238#else /* CONFIG_CPU_MONAHANS */
1239
wdenk0442ed82002-11-03 10:24:00 +00001240#define GAFR0_L __REG(0x40E00054) /* GPIO Alternate Function Select Register GPIO<15:0> */
1241#define GAFR0_U __REG(0x40E00058) /* GPIO Alternate Function Select Register GPIO<31:16> */
1242#define GAFR1_L __REG(0x40E0005C) /* GPIO Alternate Function Select Register GPIO<47:32> */
1243#define GAFR1_U __REG(0x40E00060) /* GPIO Alternate Function Select Register GPIO<63:48> */
1244#define GAFR2_L __REG(0x40E00064) /* GPIO Alternate Function Select Register GPIO<79:64> */
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01001245#define GAFR2_U __REG(0x40E00068) /* GPIO Alternate Function Select Register GPIO 80 */
Markus Klotzbücherfd893e42006-02-20 15:59:07 +01001246#endif /* CONFIG_CPU_MONAHANS */
wdenk0442ed82002-11-03 10:24:00 +00001247
1248/* More handy macros. The argument is a literal GPIO number. */
1249
1250#define GPIO_bit(x) (1 << ((x) & 0x1f))
wdenk2a831612005-04-06 00:04:16 +00001251
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01001252#ifdef CONFIG_PXA27X
wdenk2a831612005-04-06 00:04:16 +00001253
1254/* Interrupt Controller */
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01001255
wdenk2a831612005-04-06 00:04:16 +00001256#define ICIP2 __REG(0x40D0009C) /* Interrupt Controller IRQ Pending Register 2 */
1257#define ICMR2 __REG(0x40D000A0) /* Interrupt Controller Mask Register 2 */
1258#define ICLR2 __REG(0x40D000A4) /* Interrupt Controller Level Register 2 */
1259#define ICFP2 __REG(0x40D000A8) /* Interrupt Controller FIQ Pending Register 2 */
1260#define ICPR2 __REG(0x40D000AC) /* Interrupt Controller Pending Register 2 */
1261
1262#define _GPLR(x) __REG2(0x40E00000, ((x) & 0x60) >> 3)
1263#define _GPDR(x) __REG2(0x40E0000C, ((x) & 0x60) >> 3)
1264#define _GPSR(x) __REG2(0x40E00018, ((x) & 0x60) >> 3)
1265#define _GPCR(x) __REG2(0x40E00024, ((x) & 0x60) >> 3)
1266#define _GRER(x) __REG2(0x40E00030, ((x) & 0x60) >> 3)
1267#define _GFER(x) __REG2(0x40E0003C, ((x) & 0x60) >> 3)
1268#define _GEDR(x) __REG2(0x40E00048, ((x) & 0x60) >> 3)
1269#define _GAFR(x) __REG2(0x40E00054, ((x) & 0x70) >> 2)
1270
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01001271#define GPLR(x) ((((x) & 0x7f) < 96) ? _GPLR(x) : GPLR3)
1272#define GPDR(x) ((((x) & 0x7f) < 96) ? _GPDR(x) : GPDR3)
1273#define GPSR(x) ((((x) & 0x7f) < 96) ? _GPSR(x) : GPSR3)
1274#define GPCR(x) ((((x) & 0x7f) < 96) ? _GPCR(x) : GPCR3)
1275#define GRER(x) ((((x) & 0x7f) < 96) ? _GRER(x) : GRER3)
1276#define GFER(x) ((((x) & 0x7f) < 96) ? _GFER(x) : GFER3)
1277#define GEDR(x) ((((x) & 0x7f) < 96) ? _GEDR(x) : GEDR3)
1278#define GAFR(x) ((((x) & 0x7f) < 96) ? _GAFR(x) : \
1279 ((((x) & 0x7f) < 112) ? GAFR3_L : GAFR3_U))
wdenk2a831612005-04-06 00:04:16 +00001280#else
1281
wdenk0442ed82002-11-03 10:24:00 +00001282#define GPLR(x) __REG2(0x40E00000, ((x) & 0x60) >> 3)
1283#define GPDR(x) __REG2(0x40E0000C, ((x) & 0x60) >> 3)
1284#define GPSR(x) __REG2(0x40E00018, ((x) & 0x60) >> 3)
1285#define GPCR(x) __REG2(0x40E00024, ((x) & 0x60) >> 3)
1286#define GRER(x) __REG2(0x40E00030, ((x) & 0x60) >> 3)
1287#define GFER(x) __REG2(0x40E0003C, ((x) & 0x60) >> 3)
1288#define GEDR(x) __REG2(0x40E00048, ((x) & 0x60) >> 3)
1289#define GAFR(x) __REG2(0x40E00054, ((x) & 0x70) >> 2)
1290
wdenk2a831612005-04-06 00:04:16 +00001291#endif
1292
wdenk0442ed82002-11-03 10:24:00 +00001293/* GPIO alternate function assignments */
1294
1295#define GPIO1_RST 1 /* reset */
1296#define GPIO6_MMCCLK 6 /* MMC Clock */
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01001297#define GPIO8_48MHz 7 /* 48 MHz clock output */
wdenk0442ed82002-11-03 10:24:00 +00001298#define GPIO8_MMCCS0 8 /* MMC Chip Select 0 */
1299#define GPIO9_MMCCS1 9 /* MMC Chip Select 1 */
1300#define GPIO10_RTCCLK 10 /* real time clock (1 Hz) */
1301#define GPIO11_3_6MHz 11 /* 3.6 MHz oscillator out */
1302#define GPIO12_32KHz 12 /* 32 kHz out */
1303#define GPIO13_MBGNT 13 /* memory controller grant */
1304#define GPIO14_MBREQ 14 /* alternate bus master request */
1305#define GPIO15_nCS_1 15 /* chip select 1 */
1306#define GPIO16_PWM0 16 /* PWM0 output */
1307#define GPIO17_PWM1 17 /* PWM1 output */
1308#define GPIO18_RDY 18 /* Ext. Bus Ready */
1309#define GPIO19_DREQ1 19 /* External DMA Request */
1310#define GPIO20_DREQ0 20 /* External DMA Request */
1311#define GPIO23_SCLK 23 /* SSP clock */
1312#define GPIO24_SFRM 24 /* SSP Frame */
1313#define GPIO25_STXD 25 /* SSP transmit */
1314#define GPIO26_SRXD 26 /* SSP receive */
1315#define GPIO27_SEXTCLK 27 /* SSP ext_clk */
1316#define GPIO28_BITCLK 28 /* AC97/I2S bit_clk */
1317#define GPIO29_SDATA_IN 29 /* AC97 Sdata_in0 / I2S Sdata_in */
1318#define GPIO30_SDATA_OUT 30 /* AC97/I2S Sdata_out */
1319#define GPIO31_SYNC 31 /* AC97/I2S sync */
1320#define GPIO32_SDATA_IN1 32 /* AC97 Sdata_in1 */
1321#define GPIO33_nCS_5 33 /* chip select 5 */
1322#define GPIO34_FFRXD 34 /* FFUART receive */
1323#define GPIO34_MMCCS0 34 /* MMC Chip Select 0 */
1324#define GPIO35_FFCTS 35 /* FFUART Clear to send */
1325#define GPIO36_FFDCD 36 /* FFUART Data carrier detect */
1326#define GPIO37_FFDSR 37 /* FFUART data set ready */
1327#define GPIO38_FFRI 38 /* FFUART Ring Indicator */
1328#define GPIO39_MMCCS1 39 /* MMC Chip Select 1 */
1329#define GPIO39_FFTXD 39 /* FFUART transmit data */
1330#define GPIO40_FFDTR 40 /* FFUART data terminal Ready */
1331#define GPIO41_FFRTS 41 /* FFUART request to send */
1332#define GPIO42_BTRXD 42 /* BTUART receive data */
1333#define GPIO43_BTTXD 43 /* BTUART transmit data */
1334#define GPIO44_BTCTS 44 /* BTUART clear to send */
1335#define GPIO45_BTRTS 45 /* BTUART request to send */
1336#define GPIO46_ICPRXD 46 /* ICP receive data */
1337#define GPIO46_STRXD 46 /* STD_UART receive data */
1338#define GPIO47_ICPTXD 47 /* ICP transmit data */
1339#define GPIO47_STTXD 47 /* STD_UART transmit data */
1340#define GPIO48_nPOE 48 /* Output Enable for Card Space */
1341#define GPIO49_nPWE 49 /* Write Enable for Card Space */
1342#define GPIO50_nPIOR 50 /* I/O Read for Card Space */
1343#define GPIO51_nPIOW 51 /* I/O Write for Card Space */
1344#define GPIO52_nPCE_1 52 /* Card Enable for Card Space */
1345#define GPIO53_nPCE_2 53 /* Card Enable for Card Space */
1346#define GPIO53_MMCCLK 53 /* MMC Clock */
1347#define GPIO54_MMCCLK 54 /* MMC Clock */
1348#define GPIO54_pSKTSEL 54 /* Socket Select for Card Space */
1349#define GPIO55_nPREG 55 /* Card Address bit 26 */
1350#define GPIO56_nPWAIT 56 /* Wait signal for Card Space */
1351#define GPIO57_nIOIS16 57 /* Bus Width select for I/O Card Space */
1352#define GPIO58_LDD_0 58 /* LCD data pin 0 */
1353#define GPIO59_LDD_1 59 /* LCD data pin 1 */
1354#define GPIO60_LDD_2 60 /* LCD data pin 2 */
1355#define GPIO61_LDD_3 61 /* LCD data pin 3 */
1356#define GPIO62_LDD_4 62 /* LCD data pin 4 */
1357#define GPIO63_LDD_5 63 /* LCD data pin 5 */
1358#define GPIO64_LDD_6 64 /* LCD data pin 6 */
1359#define GPIO65_LDD_7 65 /* LCD data pin 7 */
1360#define GPIO66_LDD_8 66 /* LCD data pin 8 */
1361#define GPIO66_MBREQ 66 /* alternate bus master req */
1362#define GPIO67_LDD_9 67 /* LCD data pin 9 */
1363#define GPIO67_MMCCS0 67 /* MMC Chip Select 0 */
1364#define GPIO68_LDD_10 68 /* LCD data pin 10 */
1365#define GPIO68_MMCCS1 68 /* MMC Chip Select 1 */
1366#define GPIO69_LDD_11 69 /* LCD data pin 11 */
1367#define GPIO69_MMCCLK 69 /* MMC_CLK */
1368#define GPIO70_LDD_12 70 /* LCD data pin 12 */
1369#define GPIO70_RTCCLK 70 /* Real Time clock (1 Hz) */
1370#define GPIO71_LDD_13 71 /* LCD data pin 13 */
1371#define GPIO71_3_6MHz 71 /* 3.6 MHz Oscillator clock */
1372#define GPIO72_LDD_14 72 /* LCD data pin 14 */
1373#define GPIO72_32kHz 72 /* 32 kHz clock */
1374#define GPIO73_LDD_15 73 /* LCD data pin 15 */
1375#define GPIO73_MBGNT 73 /* Memory controller grant */
1376#define GPIO74_LCD_FCLK 74 /* LCD Frame clock */
1377#define GPIO75_LCD_LCLK 75 /* LCD line clock */
1378#define GPIO76_LCD_PCLK 76 /* LCD Pixel clock */
1379#define GPIO77_LCD_ACBIAS 77 /* LCD AC Bias */
1380#define GPIO78_nCS_2 78 /* chip select 2 */
1381#define GPIO79_nCS_3 79 /* chip select 3 */
1382#define GPIO80_nCS_4 80 /* chip select 4 */
1383
1384/* GPIO alternate function mode & direction */
1385
1386#define GPIO_IN 0x000
1387#define GPIO_OUT 0x080
1388#define GPIO_ALT_FN_1_IN 0x100
1389#define GPIO_ALT_FN_1_OUT 0x180
1390#define GPIO_ALT_FN_2_IN 0x200
1391#define GPIO_ALT_FN_2_OUT 0x280
1392#define GPIO_ALT_FN_3_IN 0x300
1393#define GPIO_ALT_FN_3_OUT 0x380
1394#define GPIO_MD_MASK_NR 0x07f
1395#define GPIO_MD_MASK_DIR 0x080
1396#define GPIO_MD_MASK_FN 0x300
1397
1398#define GPIO1_RTS_MD ( 1 | GPIO_ALT_FN_1_IN)
1399#define GPIO6_MMCCLK_MD ( 6 | GPIO_ALT_FN_1_OUT)
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01001400#define GPIO8_48MHz_MD ( 8 | GPIO_ALT_FN_1_OUT)
wdenk0442ed82002-11-03 10:24:00 +00001401#define GPIO8_MMCCS0_MD ( 8 | GPIO_ALT_FN_1_OUT)
1402#define GPIO9_MMCCS1_MD ( 9 | GPIO_ALT_FN_1_OUT)
1403#define GPIO10_RTCCLK_MD (10 | GPIO_ALT_FN_1_OUT)
1404#define GPIO11_3_6MHz_MD (11 | GPIO_ALT_FN_1_OUT)
1405#define GPIO12_32KHz_MD (12 | GPIO_ALT_FN_1_OUT)
1406#define GPIO13_MBGNT_MD (13 | GPIO_ALT_FN_2_OUT)
1407#define GPIO14_MBREQ_MD (14 | GPIO_ALT_FN_1_IN)
1408#define GPIO15_nCS_1_MD (15 | GPIO_ALT_FN_2_OUT)
1409#define GPIO16_PWM0_MD (16 | GPIO_ALT_FN_2_OUT)
1410#define GPIO17_PWM1_MD (17 | GPIO_ALT_FN_2_OUT)
1411#define GPIO18_RDY_MD (18 | GPIO_ALT_FN_1_IN)
1412#define GPIO19_DREQ1_MD (19 | GPIO_ALT_FN_1_IN)
1413#define GPIO20_DREQ0_MD (20 | GPIO_ALT_FN_1_IN)
1414#define GPIO23_SCLK_md (23 | GPIO_ALT_FN_2_OUT)
1415#define GPIO24_SFRM_MD (24 | GPIO_ALT_FN_2_OUT)
1416#define GPIO25_STXD_MD (25 | GPIO_ALT_FN_2_OUT)
1417#define GPIO26_SRXD_MD (26 | GPIO_ALT_FN_1_IN)
1418#define GPIO27_SEXTCLK_MD (27 | GPIO_ALT_FN_1_IN)
1419#define GPIO28_BITCLK_AC97_MD (28 | GPIO_ALT_FN_1_IN)
1420#define GPIO28_BITCLK_I2S_MD (28 | GPIO_ALT_FN_2_IN)
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01001421#define GPIO29_SDATA_IN_AC97_MD (29 | GPIO_ALT_FN_1_IN)
wdenk0442ed82002-11-03 10:24:00 +00001422#define GPIO29_SDATA_IN_I2S_MD (29 | GPIO_ALT_FN_2_IN)
1423#define GPIO30_SDATA_OUT_AC97_MD (30 | GPIO_ALT_FN_2_OUT)
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01001424#define GPIO30_SDATA_OUT_I2S_MD (30 | GPIO_ALT_FN_1_OUT)
wdenk0442ed82002-11-03 10:24:00 +00001425#define GPIO31_SYNC_AC97_MD (31 | GPIO_ALT_FN_2_OUT)
1426#define GPIO31_SYNC_I2S_MD (31 | GPIO_ALT_FN_1_OUT)
1427#define GPIO32_SDATA_IN1_AC97_MD (32 | GPIO_ALT_FN_1_IN)
1428#define GPIO33_nCS_5_MD (33 | GPIO_ALT_FN_2_OUT)
1429#define GPIO34_FFRXD_MD (34 | GPIO_ALT_FN_1_IN)
1430#define GPIO34_MMCCS0_MD (34 | GPIO_ALT_FN_2_OUT)
1431#define GPIO35_FFCTS_MD (35 | GPIO_ALT_FN_1_IN)
1432#define GPIO36_FFDCD_MD (36 | GPIO_ALT_FN_1_IN)
1433#define GPIO37_FFDSR_MD (37 | GPIO_ALT_FN_1_IN)
1434#define GPIO38_FFRI_MD (38 | GPIO_ALT_FN_1_IN)
1435#define GPIO39_MMCCS1_MD (39 | GPIO_ALT_FN_1_OUT)
1436#define GPIO39_FFTXD_MD (39 | GPIO_ALT_FN_2_OUT)
1437#define GPIO40_FFDTR_MD (40 | GPIO_ALT_FN_2_OUT)
1438#define GPIO41_FFRTS_MD (41 | GPIO_ALT_FN_2_OUT)
1439#define GPIO42_BTRXD_MD (42 | GPIO_ALT_FN_1_IN)
1440#define GPIO43_BTTXD_MD (43 | GPIO_ALT_FN_2_OUT)
1441#define GPIO44_BTCTS_MD (44 | GPIO_ALT_FN_1_IN)
1442#define GPIO45_BTRTS_MD (45 | GPIO_ALT_FN_2_OUT)
1443#define GPIO46_ICPRXD_MD (46 | GPIO_ALT_FN_1_IN)
1444#define GPIO46_STRXD_MD (46 | GPIO_ALT_FN_2_IN)
1445#define GPIO47_ICPTXD_MD (47 | GPIO_ALT_FN_2_OUT)
1446#define GPIO47_STTXD_MD (47 | GPIO_ALT_FN_1_OUT)
1447#define GPIO48_nPOE_MD (48 | GPIO_ALT_FN_2_OUT)
1448#define GPIO49_nPWE_MD (49 | GPIO_ALT_FN_2_OUT)
1449#define GPIO50_nPIOR_MD (50 | GPIO_ALT_FN_2_OUT)
1450#define GPIO51_nPIOW_MD (51 | GPIO_ALT_FN_2_OUT)
1451#define GPIO52_nPCE_1_MD (52 | GPIO_ALT_FN_2_OUT)
1452#define GPIO53_nPCE_2_MD (53 | GPIO_ALT_FN_2_OUT)
1453#define GPIO53_MMCCLK_MD (53 | GPIO_ALT_FN_1_OUT)
1454#define GPIO54_MMCCLK_MD (54 | GPIO_ALT_FN_1_OUT)
1455#define GPIO54_pSKTSEL_MD (54 | GPIO_ALT_FN_2_OUT)
1456#define GPIO55_nPREG_MD (55 | GPIO_ALT_FN_2_OUT)
1457#define GPIO56_nPWAIT_MD (56 | GPIO_ALT_FN_1_IN)
1458#define GPIO57_nIOIS16_MD (57 | GPIO_ALT_FN_1_IN)
1459#define GPIO58_LDD_0_MD (58 | GPIO_ALT_FN_2_OUT)
1460#define GPIO59_LDD_1_MD (59 | GPIO_ALT_FN_2_OUT)
1461#define GPIO60_LDD_2_MD (60 | GPIO_ALT_FN_2_OUT)
1462#define GPIO61_LDD_3_MD (61 | GPIO_ALT_FN_2_OUT)
1463#define GPIO62_LDD_4_MD (62 | GPIO_ALT_FN_2_OUT)
1464#define GPIO63_LDD_5_MD (63 | GPIO_ALT_FN_2_OUT)
1465#define GPIO64_LDD_6_MD (64 | GPIO_ALT_FN_2_OUT)
1466#define GPIO65_LDD_7_MD (65 | GPIO_ALT_FN_2_OUT)
1467#define GPIO66_LDD_8_MD (66 | GPIO_ALT_FN_2_OUT)
1468#define GPIO66_MBREQ_MD (66 | GPIO_ALT_FN_1_IN)
1469#define GPIO67_LDD_9_MD (67 | GPIO_ALT_FN_2_OUT)
1470#define GPIO67_MMCCS0_MD (67 | GPIO_ALT_FN_1_OUT)
1471#define GPIO68_LDD_10_MD (68 | GPIO_ALT_FN_2_OUT)
1472#define GPIO68_MMCCS1_MD (68 | GPIO_ALT_FN_1_OUT)
1473#define GPIO69_LDD_11_MD (69 | GPIO_ALT_FN_2_OUT)
1474#define GPIO69_MMCCLK_MD (69 | GPIO_ALT_FN_1_OUT)
1475#define GPIO70_LDD_12_MD (70 | GPIO_ALT_FN_2_OUT)
1476#define GPIO70_RTCCLK_MD (70 | GPIO_ALT_FN_1_OUT)
1477#define GPIO71_LDD_13_MD (71 | GPIO_ALT_FN_2_OUT)
1478#define GPIO71_3_6MHz_MD (71 | GPIO_ALT_FN_1_OUT)
1479#define GPIO72_LDD_14_MD (72 | GPIO_ALT_FN_2_OUT)
1480#define GPIO72_32kHz_MD (72 | GPIO_ALT_FN_1_OUT)
1481#define GPIO73_LDD_15_MD (73 | GPIO_ALT_FN_2_OUT)
1482#define GPIO73_MBGNT_MD (73 | GPIO_ALT_FN_1_OUT)
1483#define GPIO74_LCD_FCLK_MD (74 | GPIO_ALT_FN_2_OUT)
1484#define GPIO75_LCD_LCLK_MD (75 | GPIO_ALT_FN_2_OUT)
1485#define GPIO76_LCD_PCLK_MD (76 | GPIO_ALT_FN_2_OUT)
1486#define GPIO77_LCD_ACBIAS_MD (77 | GPIO_ALT_FN_2_OUT)
1487#define GPIO78_nCS_2_MD (78 | GPIO_ALT_FN_2_OUT)
1488#define GPIO79_nCS_3_MD (79 | GPIO_ALT_FN_2_OUT)
1489#define GPIO80_nCS_4_MD (80 | GPIO_ALT_FN_2_OUT)
1490
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01001491#define GPIO117_SCL (117 | GPIO_ALT_FN_1_OUT)
1492#define GPIO118_SDA (118 | GPIO_ALT_FN_1_OUT)
1493
wdenk0442ed82002-11-03 10:24:00 +00001494/*
1495 * Power Manager
1496 */
Markus Klotzbücher432ae4c2006-02-19 16:03:49 +01001497#ifdef CONFIG_CPU_MONAHANS
1498
1499#define ASCR __REG(0x40F40000) /* Application Subsystem Power Status/Control Register */
1500#define ARSR __REG(0x40F40004) /* Application Subsystem Reset Status Register */
1501#define AD3ER __REG(0x40F40008) /* Application Subsystem D3 state Wakeup Enable Register */
1502#define AD3SR __REG(0x40F4000C) /* Application Subsystem D3 state Wakeup Status Register */
1503#define AD2D0ER __REG(0x40F40010) /* Application Subsystem D2 to D0 state Wakeup Enable Register */
1504#define AD2D0SR __REG(0x40F40014) /* Application Subsystem D2 to D0 state Wakeup Status Register */
1505#define AD2D1ER __REG(0x40F40018) /* Application Subsystem D2 to D1 state Wakeup Enable Register */
1506#define AD2D1SR __REG(0x40F4001C) /* Application Subsystem D2 to D1 state Wakeup Status Register */
1507#define AD1D0ER __REG(0x40F40020) /* Application Subsystem D1 to D0 state Wakeup Enable Register */
1508#define AD1D0SR __REG(0x40F40024) /* Application Subsystem D1 to D0 state Wakeup Status Register */
1509#define ASDCNT __REG(0x40F40028) /* Application Subsystem SRAM Drowsy Count Register */
1510#define AD3R __REG(0x40F40030) /* Application Subsystem D3 State Configuration Register */
1511#define AD2R __REG(0x40F40034) /* Application Subsystem D2 State Configuration Register */
1512#define AD1R __REG(0x40F40038) /* Application Subsystem D1 State Configuration Register */
1513
1514#define PMCR __REG(0x40F50000) /* Power Manager Control Register */
1515#define PSR __REG(0x40F50004) /* Power Manager S2 Status Register */
1516#define PSPR __REG(0x40F50008) /* Power Manager Scratch Pad Register */
1517#define PCFR __REG(0x40F5000C) /* Power Manager General Configuration Register */
1518#define PWER __REG(0x40F50010) /* Power Manager Wake-up Enable Register */
1519#define PWSR __REG(0x40F50014) /* Power Manager Wake-up Status Register */
1520#define PECR __REG(0x40F50018) /* Power Manager EXT_WAKEUP[1:0] Control Register */
1521#define DCDCSR __REG(0x40F50080) /* DC-DC Controller Status Register */
1522#define PVCR __REG(0x40F50100) /* Power Manager Voltage Change Control Register */
1523#define PCMD(x) __REG(0x40F50110 + x*4)
1524#define PCMD0 __REG(0x40F50110 + 0 * 4)
1525#define PCMD1 __REG(0x40F50110 + 1 * 4)
1526#define PCMD2 __REG(0x40F50110 + 2 * 4)
1527#define PCMD3 __REG(0x40F50110 + 3 * 4)
1528#define PCMD4 __REG(0x40F50110 + 4 * 4)
1529#define PCMD5 __REG(0x40F50110 + 5 * 4)
1530#define PCMD6 __REG(0x40F50110 + 6 * 4)
1531#define PCMD7 __REG(0x40F50110 + 7 * 4)
1532#define PCMD8 __REG(0x40F50110 + 8 * 4)
1533#define PCMD9 __REG(0x40F50110 + 9 * 4)
1534#define PCMD10 __REG(0x40F50110 + 10 * 4)
1535#define PCMD11 __REG(0x40F50110 + 11 * 4)
1536#define PCMD12 __REG(0x40F50110 + 12 * 4)
1537#define PCMD13 __REG(0x40F50110 + 13 * 4)
1538#define PCMD14 __REG(0x40F50110 + 14 * 4)
1539#define PCMD15 __REG(0x40F50110 + 15 * 4)
1540#define PCMD16 __REG(0x40F50110 + 16 * 4)
1541#define PCMD17 __REG(0x40F50110 + 17 * 4)
1542#define PCMD18 __REG(0x40F50110 + 18 * 4)
1543#define PCMD19 __REG(0x40F50110 + 19 * 4)
1544#define PCMD20 __REG(0x40F50110 + 20 * 4)
1545#define PCMD21 __REG(0x40F50110 + 21 * 4)
1546#define PCMD22 __REG(0x40F50110 + 22 * 4)
1547#define PCMD23 __REG(0x40F50110 + 23 * 4)
1548#define PCMD24 __REG(0x40F50110 + 24 * 4)
1549#define PCMD25 __REG(0x40F50110 + 25 * 4)
1550#define PCMD26 __REG(0x40F50110 + 26 * 4)
1551#define PCMD27 __REG(0x40F50110 + 27 * 4)
1552#define PCMD28 __REG(0x40F50110 + 28 * 4)
1553#define PCMD29 __REG(0x40F50110 + 29 * 4)
1554#define PCMD30 __REG(0x40F50110 + 30 * 4)
1555#define PCMD31 __REG(0x40F50110 + 31 * 4)
1556
1557#define PCMD_MBC (1<<12)
1558#define PCMD_DCE (1<<11)
1559#define PCMD_LC (1<<10)
1560#define PCMD_SQC (3<<8) /* only 00 and 01 are valid */
1561
1562#define PVCR_FVC (0x1 << 28)
1563#define PVCR_VCSA (0x1<<14)
1564#define PVCR_CommandDelay (0xf80)
1565#define PVCR_ReadPointer (0x01f00000)
1566#define PVCR_SlaveAddress (0x7f)
1567
1568#else /* ifdef CONFIG_CPU_MONAHANS */
1569
wdenk0442ed82002-11-03 10:24:00 +00001570#define PMCR __REG(0x40F00000) /* Power Manager Control Register */
1571#define PSSR __REG(0x40F00004) /* Power Manager Sleep Status Register */
1572#define PSPR __REG(0x40F00008) /* Power Manager Scratch Pad Register */
1573#define PWER __REG(0x40F0000C) /* Power Manager Wake-up Enable Register */
1574#define PRER __REG(0x40F00010) /* Power Manager GPIO Rising-Edge Detect Enable Register */
1575#define PFER __REG(0x40F00014) /* Power Manager GPIO Falling-Edge Detect Enable Register */
1576#define PEDR __REG(0x40F00018) /* Power Manager GPIO Edge Detect Status Register */
1577#define PCFR __REG(0x40F0001C) /* Power Manager General Configuration Register */
1578#define PGSR0 __REG(0x40F00020) /* Power Manager GPIO Sleep State Register for GP[31-0] */
1579#define PGSR1 __REG(0x40F00024) /* Power Manager GPIO Sleep State Register for GP[63-32] */
1580#define PGSR2 __REG(0x40F00028) /* Power Manager GPIO Sleep State Register for GP[84-64] */
wdenk2a831612005-04-06 00:04:16 +00001581#define PGSR3 __REG(0x40F0002C) /* Power Manager GPIO Sleep State Register for GP[118-96] */
wdenk0442ed82002-11-03 10:24:00 +00001582#define RCSR __REG(0x40F00030) /* Reset Controller Status Register */
1583
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01001584#define PSLR __REG(0x40F00034) /* Power Manager Sleep Config Register */
1585#define PSTR __REG(0x40F00038) /* Power Manager Standby Config Register */
1586#define PSNR __REG(0x40F0003C) /* Power Manager Sense Config Register */
1587#define PVCR __REG(0x40F00040) /* Power Manager VoltageControl Register */
1588#define PKWR __REG(0x40F00050) /* Power Manager KB Wake-up Enable Reg */
1589#define PKSR __REG(0x40F00054) /* Power Manager KB Level-Detect Register */
1590#define PCMD(x) __REG(0x40F00080 + x*4)
1591#define PCMD0 __REG(0x40F00080 + 0 * 4)
1592#define PCMD1 __REG(0x40F00080 + 1 * 4)
1593#define PCMD2 __REG(0x40F00080 + 2 * 4)
1594#define PCMD3 __REG(0x40F00080 + 3 * 4)
1595#define PCMD4 __REG(0x40F00080 + 4 * 4)
1596#define PCMD5 __REG(0x40F00080 + 5 * 4)
1597#define PCMD6 __REG(0x40F00080 + 6 * 4)
1598#define PCMD7 __REG(0x40F00080 + 7 * 4)
1599#define PCMD8 __REG(0x40F00080 + 8 * 4)
1600#define PCMD9 __REG(0x40F00080 + 9 * 4)
1601#define PCMD10 __REG(0x40F00080 + 10 * 4)
1602#define PCMD11 __REG(0x40F00080 + 11 * 4)
1603#define PCMD12 __REG(0x40F00080 + 12 * 4)
1604#define PCMD13 __REG(0x40F00080 + 13 * 4)
1605#define PCMD14 __REG(0x40F00080 + 14 * 4)
1606#define PCMD15 __REG(0x40F00080 + 15 * 4)
1607#define PCMD16 __REG(0x40F00080 + 16 * 4)
1608#define PCMD17 __REG(0x40F00080 + 17 * 4)
1609#define PCMD18 __REG(0x40F00080 + 18 * 4)
1610#define PCMD19 __REG(0x40F00080 + 19 * 4)
1611#define PCMD20 __REG(0x40F00080 + 20 * 4)
1612#define PCMD21 __REG(0x40F00080 + 21 * 4)
1613#define PCMD22 __REG(0x40F00080 + 22 * 4)
1614#define PCMD23 __REG(0x40F00080 + 23 * 4)
1615#define PCMD24 __REG(0x40F00080 + 24 * 4)
1616#define PCMD25 __REG(0x40F00080 + 25 * 4)
1617#define PCMD26 __REG(0x40F00080 + 26 * 4)
1618#define PCMD27 __REG(0x40F00080 + 27 * 4)
1619#define PCMD28 __REG(0x40F00080 + 28 * 4)
1620#define PCMD29 __REG(0x40F00080 + 29 * 4)
1621#define PCMD30 __REG(0x40F00080 + 30 * 4)
1622#define PCMD31 __REG(0x40F00080 + 31 * 4)
wdenk2a831612005-04-06 00:04:16 +00001623
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01001624#define PCMD_MBC (1<<12)
1625#define PCMD_DCE (1<<11)
1626#define PCMD_LC (1<<10)
wdenk2a831612005-04-06 00:04:16 +00001627/* FIXME: PCMD_SQC need be checked. */
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01001628#define PCMD_SQC (3<<8) /* currently only bit 8 is changerable, */
1629 /* bit 9 should be 0 all day. */
1630#define PVCR_VCSA (0x1<<14)
1631#define PVCR_CommandDelay (0xf80)
1632/* define MACRO for Power Manager General Configuration Register (PCFR) */
1633#define PCFR_FVC (0x1 << 10)
1634#define PCFR_PI2C_EN (0x1 << 6)
wdenk2a831612005-04-06 00:04:16 +00001635
1636#define PSSR_OTGPH (1 << 6) /* OTG Peripheral control Hold */
wdenk0463e042003-05-23 12:36:20 +00001637#define PSSR_RDH (1 << 5) /* Read Disable Hold */
1638#define PSSR_PH (1 << 4) /* Peripheral Control Hold */
1639#define PSSR_VFS (1 << 2) /* VDD Fault Status */
1640#define PSSR_BFS (1 << 1) /* Battery Fault Status */
1641#define PSSR_SSS (1 << 0) /* Software Sleep Status */
1642
1643#define PCFR_DS (1 << 3) /* Deep Sleep Mode */
1644#define PCFR_FS (1 << 2) /* Float Static Chip Selects */
1645#define PCFR_FP (1 << 1) /* Float PCMCIA controls */
1646#define PCFR_OPDE (1 << 0) /* 3.6864 MHz oscillator power-down enable */
1647
1648#define RCSR_GPR (1 << 3) /* GPIO Reset */
1649#define RCSR_SMR (1 << 2) /* Sleep Mode */
1650#define RCSR_WDR (1 << 1) /* Watchdog Reset */
1651#define RCSR_HWR (1 << 0) /* Hardware Reset */
1652
Markus Klotzbücher432ae4c2006-02-19 16:03:49 +01001653#endif /* CONFIG_CPU_MONAHANS */
1654
wdenk0442ed82002-11-03 10:24:00 +00001655/*
1656 * SSP Serial Port Registers
1657 */
wdenk0442ed82002-11-03 10:24:00 +00001658#define SSCR0 __REG(0x41000000) /* SSP Control Register 0 */
1659#define SSCR1 __REG(0x41000004) /* SSP Control Register 1 */
1660#define SSSR __REG(0x41000008) /* SSP Status Register */
1661#define SSITR __REG(0x4100000C) /* SSP Interrupt Test Register */
1662#define SSDR __REG(0x41000010) /* (Write / Read) SSP Data Write Register/SSP Data Read Register */
1663
wdenk0442ed82002-11-03 10:24:00 +00001664/*
1665 * MultiMediaCard (MMC) controller
1666 */
wdenk0442ed82002-11-03 10:24:00 +00001667#define MMC_STRPCL __REG(0x41100000) /* Control to start and stop MMC clock */
1668#define MMC_STAT __REG(0x41100004) /* MMC Status Register (read only) */
1669#define MMC_CLKRT __REG(0x41100008) /* MMC clock rate */
1670#define MMC_SPI __REG(0x4110000c) /* SPI mode control bits */
1671#define MMC_CMDAT __REG(0x41100010) /* Command/response/data sequence control */
1672#define MMC_RESTO __REG(0x41100014) /* Expected response time out */
1673#define MMC_RDTO __REG(0x41100018) /* Expected data read time out */
1674#define MMC_BLKLEN __REG(0x4110001c) /* Block length of data transaction */
1675#define MMC_NOB __REG(0x41100020) /* Number of blocks, for block mode */
1676#define MMC_PRTBUF __REG(0x41100024) /* Partial MMC_TXFIFO FIFO written */
1677#define MMC_I_MASK __REG(0x41100028) /* Interrupt Mask */
1678#define MMC_I_REG __REG(0x4110002c) /* Interrupt Register (read only) */
1679#define MMC_CMD __REG(0x41100030) /* Index of current command */
1680#define MMC_ARGH __REG(0x41100034) /* MSW part of the current command argument */
1681#define MMC_ARGL __REG(0x41100038) /* LSW part of the current command argument */
1682#define MMC_RES __REG(0x4110003c) /* Response FIFO (read only) */
1683#define MMC_RXFIFO __REG(0x41100040) /* Receive FIFO (read only) */
1684#define MMC_TXFIFO __REG(0x41100044) /* Transmit FIFO (write only) */
1685
wdenk0442ed82002-11-03 10:24:00 +00001686/*
1687 * Core Clock
1688 */
Markus Klotzbücher432ae4c2006-02-19 16:03:49 +01001689
1690#if defined(CONFIG_CPU_MONAHANS)
1691#define ACCR __REG(0x41340000) /* Application Subsystem Clock Configuration Register */
1692#define ACSR __REG(0x41340004) /* Application Subsystem Clock Status Register */
1693#define AICSR __REG(0x41340008) /* Application Subsystem Interrupt Control/Status Register */
1694#define CKENA __REG(0x4134000C) /* A Clock Enable Register */
1695#define CKENB __REG(0x41340010) /* B Clock Enable Register */
1696#define AC97_DIV __REG(0x41340014) /* AC97 clock divisor value register */
1697
1698#define ACCR_SMC_MASK 0x03800000 /* Static Memory Controller Frequency Select */
1699#define ACCR_SRAM_MASK 0x000c0000 /* SRAM Controller Frequency Select */
1700#define ACCR_FC_MASK 0x00030000 /* Frequency Change Frequency Select */
1701#define ACCR_HSIO_MASK 0x0000c000 /* High Speed IO Frequency Select */
1702#define ACCR_DDR_MASK 0x00003000 /* DDR Memory Controller Frequency Select */
1703#define ACCR_XN_MASK 0x00000700 /* Run Mode Frequency to Turbo Mode Frequency Multiplier */
1704#define ACCR_XL_MASK 0x0000001f /* Crystal Frequency to Memory Frequency Multiplier */
1705#define ACCR_XPDIS (1 << 31)
1706#define ACCR_SPDIS (1 << 30)
1707#define ACCR_13MEND1 (1 << 27)
1708#define ACCR_D0CS (1 << 26)
1709#define ACCR_13MEND2 (1 << 21)
1710#define ACCR_PCCE (1 << 11)
1711
1712#define CKENA_30_MSL0 (1 << 30) /* MSL0 Interface Unit Clock Enable */
1713#define CKENA_29_SSP4 (1 << 29) /* SSP3 Unit Clock Enable */
1714#define CKENA_28_SSP3 (1 << 28) /* SSP2 Unit Clock Enable */
1715#define CKENA_27_SSP2 (1 << 27) /* SSP1 Unit Clock Enable */
1716#define CKENA_26_SSP1 (1 << 26) /* SSP0 Unit Clock Enable */
1717#define CKENA_25_TSI (1 << 25) /* TSI Clock Enable */
1718#define CKENA_24_AC97 (1 << 24) /* AC97 Unit Clock Enable */
1719#define CKENA_23_STUART (1 << 23) /* STUART Unit Clock Enable */
1720#define CKENA_22_FFUART (1 << 22) /* FFUART Unit Clock Enable */
1721#define CKENA_21_BTUART (1 << 21) /* BTUART Unit Clock Enable */
1722#define CKENA_20_UDC (1 << 20) /* UDC Clock Enable */
1723#define CKENA_19_TPM (1 << 19) /* TPM Unit Clock Enable */
1724#define CKENA_18_USIM1 (1 << 18) /* USIM1 Unit Clock Enable */
1725#define CKENA_17_USIM0 (1 << 17) /* USIM0 Unit Clock Enable */
1726#define CKENA_15_CIR (1 << 15) /* Consumer IR Clock Enable */
1727#define CKENA_14_KEY (1 << 14) /* Keypad Controller Clock Enable */
1728#define CKENA_13_MMC1 (1 << 13) /* MMC1 Clock Enable */
1729#define CKENA_12_MMC0 (1 << 12) /* MMC0 Clock Enable */
1730#define CKENA_11_FLASH (1 << 11) /* Boot ROM Clock Enable */
1731#define CKENA_10_SRAM (1 << 10) /* SRAM Controller Clock Enable */
1732#define CKENA_9_SMC (1 << 9) /* Static Memory Controller */
1733#define CKENA_8_DMC (1 << 8) /* Dynamic Memory Controller */
1734#define CKENA_7_GRAPHICS (1 << 7) /* 2D Graphics Clock Enable */
1735#define CKENA_6_USBCLI (1 << 6) /* USB Client Unit Clock Enable */
1736#define CKENA_4_NAND (1 << 4) /* NAND Flash Controller Clock Enable */
1737#define CKENA_3_CAMERA (1 << 3) /* Camera Interface Clock Enable */
1738#define CKENA_2_USBHOST (1 << 2) /* USB Host Unit Clock Enable */
1739#define CKENA_1_LCD (1 << 1) /* LCD Unit Clock Enable */
1740
1741#define CKENB_8_1WIRE ((1 << 8) + 32) /* One Wire Interface Unit Clock Enable */
1742#define CKENB_7_GPIO ((1 << 7) + 32) /* GPIO Clock Enable */
1743#define CKENB_6_IRQ ((1 << 6) + 32) /* Interrupt Controller Clock Enable */
1744#define CKENB_4_I2C ((1 << 4) + 32) /* I2C Unit Clock Enable */
1745#define CKENB_1_PWM1 ((1 << 1) + 32) /* PWM2 & PWM3 Clock Enable */
1746#define CKENB_0_PWM0 ((1 << 0) + 32) /* PWM0 & PWM1 Clock Enable */
1747
1748#else /* if defined CONFIG_CPU_MONAHANS */
1749
wdenk0442ed82002-11-03 10:24:00 +00001750#define CCCR __REG(0x41300000) /* Core Clock Configuration Register */
1751#define CKEN __REG(0x41300004) /* Clock Enable Register */
1752#define OSCC __REG(0x41300008) /* Oscillator Configuration Register */
1753
1754#define CCCR_N_MASK 0x0380 /* Run Mode Frequency to Turbo Mode Frequency Multiplier */
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01001755#if !defined(CONFIG_PXA27X)
wdenk0442ed82002-11-03 10:24:00 +00001756#define CCCR_M_MASK 0x0060 /* Memory Frequency to Run Mode Frequency Multiplier */
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01001757#endif
wdenk0442ed82002-11-03 10:24:00 +00001758#define CCCR_L_MASK 0x001f /* Crystal Frequency to Memory Frequency Multiplier */
1759
wdenk2a831612005-04-06 00:04:16 +00001760#define CKEN24_CAMERA (1 << 24) /* Camera Interface Clock Enable */
1761#define CKEN23_SSP1 (1 << 23) /* SSP1 Unit Clock Enable */
1762#define CKEN22_MEMC (1 << 22) /* Memory Controller Clock Enable */
1763#define CKEN21_MEMSTK (1 << 21) /* Memory Stick Host Controller */
1764#define CKEN20_IM (1 << 20) /* Internal Memory Clock Enable */
1765#define CKEN19_KEYPAD (1 << 19) /* Keypad Interface Clock Enable */
1766#define CKEN18_USIM (1 << 18) /* USIM Unit Clock Enable */
1767#define CKEN17_MSL (1 << 17) /* MSL Unit Clock Enable */
wdenk0442ed82002-11-03 10:24:00 +00001768#define CKEN16_LCD (1 << 16) /* LCD Unit Clock Enable */
wdenk2a831612005-04-06 00:04:16 +00001769#define CKEN15_PWRI2C (1 << 15) /* PWR I2C Unit Clock Enable */
wdenk0442ed82002-11-03 10:24:00 +00001770#define CKEN14_I2C (1 << 14) /* I2C Unit Clock Enable */
1771#define CKEN13_FICP (1 << 13) /* FICP Unit Clock Enable */
1772#define CKEN12_MMC (1 << 12) /* MMC Unit Clock Enable */
1773#define CKEN11_USB (1 << 11) /* USB Unit Clock Enable */
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01001774#if defined(CONFIG_PXA27X)
wdenk2a831612005-04-06 00:04:16 +00001775#define CKEN10_USBHOST (1 << 10) /* USB Host Unit Clock Enable */
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01001776#define CKEN24_CAMERA (1 << 24) /* Camera Unit Clock Enable */
1777#endif
wdenk0442ed82002-11-03 10:24:00 +00001778#define CKEN8_I2S (1 << 8) /* I2S Unit Clock Enable */
1779#define CKEN7_BTUART (1 << 7) /* BTUART Unit Clock Enable */
1780#define CKEN6_FFUART (1 << 6) /* FFUART Unit Clock Enable */
1781#define CKEN5_STUART (1 << 5) /* STUART Unit Clock Enable */
1782#define CKEN3_SSP (1 << 3) /* SSP Unit Clock Enable */
1783#define CKEN2_AC97 (1 << 2) /* AC97 Unit Clock Enable */
1784#define CKEN1_PWM1 (1 << 1) /* PWM1 Clock Enable */
1785#define CKEN0_PWM0 (1 << 0) /* PWM0 Clock Enable */
1786
1787#define OSCC_OON (1 << 1) /* 32.768kHz OON (write-once only bit) */
1788#define OSCC_OOK (1 << 0) /* 32.768kHz OOK (read-only bit) */
1789
wdenk2a831612005-04-06 00:04:16 +00001790#if !defined(CONFIG_PXA27X)
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01001791#define CCCR_L09 (0x1F)
1792#define CCCR_L27 (0x1)
1793#define CCCR_L32 (0x2)
1794#define CCCR_L36 (0x3)
1795#define CCCR_L40 (0x4)
1796#define CCCR_L45 (0x5)
wdenk0442ed82002-11-03 10:24:00 +00001797
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01001798#define CCCR_M1 (0x1 << 5)
1799#define CCCR_M2 (0x2 << 5)
1800#define CCCR_M4 (0x3 << 5)
wdenk0442ed82002-11-03 10:24:00 +00001801
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01001802#define CCCR_N10 (0x2 << 7)
1803#define CCCR_N15 (0x3 << 7)
1804#define CCCR_N20 (0x4 << 7)
1805#define CCCR_N25 (0x5 << 7)
1806#define CCCR_N30 (0x6 << 7)
wdenk2a831612005-04-06 00:04:16 +00001807#endif
wdenk0442ed82002-11-03 10:24:00 +00001808
Markus Klotzbücher432ae4c2006-02-19 16:03:49 +01001809#endif /* CONFIG_CPU_MONAHANS */
1810
wdenk0442ed82002-11-03 10:24:00 +00001811/*
1812 * LCD
1813 */
wdenk0442ed82002-11-03 10:24:00 +00001814#define LCCR0 __REG(0x44000000) /* LCD Controller Control Register 0 */
1815#define LCCR1 __REG(0x44000004) /* LCD Controller Control Register 1 */
1816#define LCCR2 __REG(0x44000008) /* LCD Controller Control Register 2 */
1817#define LCCR3 __REG(0x4400000C) /* LCD Controller Control Register 3 */
1818#define DFBR0 __REG(0x44000020) /* DMA Channel 0 Frame Branch Register */
1819#define DFBR1 __REG(0x44000024) /* DMA Channel 1 Frame Branch Register */
wdenk2a831612005-04-06 00:04:16 +00001820#define LCSR0 __REG(0x44000038) /* LCD Controller Status Register */
1821#define LCSR1 __REG(0x44000034) /* LCD Controller Status Register */
wdenk0442ed82002-11-03 10:24:00 +00001822#define LIIDR __REG(0x4400003C) /* LCD Controller Interrupt ID Register */
1823#define TMEDRGBR __REG(0x44000040) /* TMED RGB Seed Register */
1824#define TMEDCR __REG(0x44000044) /* TMED Control Register */
1825
1826#define FDADR0 __REG(0x44000200) /* DMA Channel 0 Frame Descriptor Address Register */
1827#define FSADR0 __REG(0x44000204) /* DMA Channel 0 Frame Source Address Register */
1828#define FIDR0 __REG(0x44000208) /* DMA Channel 0 Frame ID Register */
1829#define LDCMD0 __REG(0x4400020C) /* DMA Channel 0 Command Register */
1830#define FDADR1 __REG(0x44000210) /* DMA Channel 1 Frame Descriptor Address Register */
1831#define FSADR1 __REG(0x44000214) /* DMA Channel 1 Frame Source Address Register */
1832#define FIDR1 __REG(0x44000218) /* DMA Channel 1 Frame ID Register */
1833#define LDCMD1 __REG(0x4400021C) /* DMA Channel 1 Command Register */
1834
1835#define LCCR0_ENB (1 << 0) /* LCD Controller enable */
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01001836#define LCCR0_CMS (1 << 1) /* Color = 0, Monochrome = 1 */
1837#define LCCR0_SDS (1 << 2) /* Single Panel = 0, Dual Panel = 1 */
wdenk0442ed82002-11-03 10:24:00 +00001838#define LCCR0_LDM (1 << 3) /* LCD Disable Done Mask */
1839#define LCCR0_SFM (1 << 4) /* Start of frame mask */
1840#define LCCR0_IUM (1 << 5) /* Input FIFO underrun mask */
1841#define LCCR0_EFM (1 << 6) /* End of Frame mask */
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01001842#define LCCR0_PAS (1 << 7) /* Passive = 0, Active = 1 */
1843#define LCCR0_BLE (1 << 8) /* Little Endian = 0, Big Endian = 1 */
1844#define LCCR0_DPD (1 << 9) /* Double Pixel mode, 4 pixel value = 0, 8 pixle values = 1 */
wdenk0442ed82002-11-03 10:24:00 +00001845#define LCCR0_DIS (1 << 10) /* LCD Disable */
1846#define LCCR0_QDM (1 << 11) /* LCD Quick Disable mask */
1847#define LCCR0_PDD (0xff << 12) /* Palette DMA request delay */
1848#define LCCR0_PDD_S 12
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01001849#define LCCR0_BM (1 << 20) /* Branch mask */
wdenk0442ed82002-11-03 10:24:00 +00001850#define LCCR0_OUM (1 << 21) /* Output FIFO underrun mask */
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01001851#if defined(CONFIG_PXA27X)
1852#define LCCR0_LCDT (1 << 22) /* LCD Panel Type */
1853#define LCCR0_RDSTM (1 << 23) /* Read Status Interrupt Mask */
1854#define LCCR0_CMDIM (1 << 24) /* Command Interrupt Mask */
1855#endif
wdenk0442ed82002-11-03 10:24:00 +00001856
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01001857#define LCCR1_PPL Fld (10, 0) /* Pixels Per Line - 1 */
1858#define LCCR1_DisWdth(Pixel) /* Display Width [1..800 pix.] */ \
1859 (((Pixel) - 1) << FShft (LCCR1_PPL))
wdenk0463e042003-05-23 12:36:20 +00001860
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01001861#define LCCR1_HSW Fld (6, 10) /* Horizontal Synchronization */
1862#define LCCR1_HorSnchWdth(Tpix) /* Horizontal Synchronization */ \
1863 /* pulse Width [1..64 Tpix] */ \
1864 (((Tpix) - 1) << FShft (LCCR1_HSW))
wdenk0463e042003-05-23 12:36:20 +00001865
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01001866#define LCCR1_ELW Fld (8, 16) /* End-of-Line pixel clock Wait */
1867 /* count - 1 [Tpix] */
1868#define LCCR1_EndLnDel(Tpix) /* End-of-Line Delay */ \
1869 /* [1..256 Tpix] */ \
1870 (((Tpix) - 1) << FShft (LCCR1_ELW))
wdenk0463e042003-05-23 12:36:20 +00001871
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01001872#define LCCR1_BLW Fld (8, 24) /* Beginning-of-Line pixel clock */
1873 /* Wait count - 1 [Tpix] */
1874#define LCCR1_BegLnDel(Tpix) /* Beginning-of-Line Delay */ \
1875 /* [1..256 Tpix] */ \
1876 (((Tpix) - 1) << FShft (LCCR1_BLW))
wdenk0463e042003-05-23 12:36:20 +00001877
1878
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01001879#define LCCR2_LPP Fld (10, 0) /* Line Per Panel - 1 */
1880#define LCCR2_DisHght(Line) /* Display Height [1..1024 lines] */ \
1881 (((Line) - 1) << FShft (LCCR2_LPP))
wdenk0463e042003-05-23 12:36:20 +00001882
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01001883#define LCCR2_VSW Fld (6, 10) /* Vertical Synchronization pulse */
1884 /* Width - 1 [Tln] (L_FCLK) */
1885#define LCCR2_VrtSnchWdth(Tln) /* Vertical Synchronization pulse */ \
1886 /* Width [1..64 Tln] */ \
1887 (((Tln) - 1) << FShft (LCCR2_VSW))
wdenk0463e042003-05-23 12:36:20 +00001888
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01001889#define LCCR2_EFW Fld (8, 16) /* End-of-Frame line clock Wait */
1890 /* count [Tln] */
1891#define LCCR2_EndFrmDel(Tln) /* End-of-Frame Delay */ \
1892 /* [0..255 Tln] */ \
1893 ((Tln) << FShft (LCCR2_EFW))
wdenk0463e042003-05-23 12:36:20 +00001894
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01001895#define LCCR2_BFW Fld (8, 24) /* Beginning-of-Frame line clock */
1896 /* Wait count [Tln] */
1897#define LCCR2_BegFrmDel(Tln) /* Beginning-of-Frame Delay */ \
1898 /* [0..255 Tln] */ \
1899 ((Tln) << FShft (LCCR2_BFW))
wdenk0463e042003-05-23 12:36:20 +00001900
1901#if 0
wdenk0442ed82002-11-03 10:24:00 +00001902#define LCCR3_PCD (0xff) /* Pixel clock divisor */
1903#define LCCR3_ACB (0xff << 8) /* AC Bias pin frequency */
1904#define LCCR3_ACB_S 8
wdenk0463e042003-05-23 12:36:20 +00001905#endif
1906
wdenk0442ed82002-11-03 10:24:00 +00001907#define LCCR3_API (0xf << 16) /* AC Bias pin trasitions per interrupt */
1908#define LCCR3_API_S 16
1909#define LCCR3_VSP (1 << 20) /* vertical sync polarity */
1910#define LCCR3_HSP (1 << 21) /* horizontal sync polarity */
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01001911#define LCCR3_PCP (1 << 22) /* pixel clock polarity */
1912#define LCCR3_OEP (1 << 23) /* output enable polarity */
wdenk0463e042003-05-23 12:36:20 +00001913#if 0
wdenk0442ed82002-11-03 10:24:00 +00001914#define LCCR3_BPP (7 << 24) /* bits per pixel */
1915#define LCCR3_BPP_S 24
wdenk0463e042003-05-23 12:36:20 +00001916#endif
wdenk0442ed82002-11-03 10:24:00 +00001917#define LCCR3_DPC (1 << 27) /* double pixel clock mode */
1918
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01001919#define LCCR3_PDFOR_0 (0 << 30)
1920#define LCCR3_PDFOR_1 (1 << 30)
1921#define LCCR3_PDFOR_2 (2 << 30)
1922#define LCCR3_PDFOR_3 (3 << 30)
wdenk0463e042003-05-23 12:36:20 +00001923
wdenk2a831612005-04-06 00:04:16 +00001924
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01001925#define LCCR3_PCD Fld (8, 0) /* Pixel Clock Divisor */
1926#define LCCR3_PixClkDiv(Div) /* Pixel Clock Divisor */ \
1927 (((Div) << FShft (LCCR3_PCD)))
wdenk0463e042003-05-23 12:36:20 +00001928
1929
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01001930#define LCCR3_BPP Fld (3, 24) /* Bit Per Pixel */
1931#define LCCR3_Bpp(Bpp) /* Bit Per Pixel */ \
1932 ((((Bpp&0x7) << FShft (LCCR3_BPP)))|(((Bpp&0x8)<<26)))
wdenk0463e042003-05-23 12:36:20 +00001933
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01001934#define LCCR3_ACB Fld (8, 8) /* AC Bias */
1935#define LCCR3_Acb(Acb) /* BAC Bias */ \
1936 (((Acb) << FShft (LCCR3_ACB)))
wdenk0463e042003-05-23 12:36:20 +00001937
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01001938#define LCCR3_HorSnchH (LCCR3_HSP*0) /* Horizontal Synchronization */
1939 /* pulse active High */
1940#define LCCR3_HorSnchL (LCCR3_HSP*1) /* Horizontal Synchronization */
wdenk0463e042003-05-23 12:36:20 +00001941
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01001942#define LCCR3_VrtSnchH (LCCR3_VSP*0) /* Vertical Synchronization pulse */
1943 /* active High */
1944#define LCCR3_VrtSnchL (LCCR3_VSP*1) /* Vertical Synchronization pulse */
1945 /* active Low */
wdenk0463e042003-05-23 12:36:20 +00001946
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01001947#define LCSR0_LDD (1 << 0) /* LCD Disable Done */
1948#define LCSR0_SOF (1 << 1) /* Start of frame */
1949#define LCSR0_BER (1 << 2) /* Bus error */
1950#define LCSR0_ABC (1 << 3) /* AC Bias count */
1951#define LCSR0_IUL (1 << 4) /* input FIFO underrun Lower panel */
1952#define LCSR0_IUU (1 << 5) /* input FIFO underrun Upper panel */
1953#define LCSR0_OU (1 << 6) /* output FIFO underrun */
1954#define LCSR0_QD (1 << 7) /* quick disable */
1955#define LCSR0_EOF0 (1 << 8) /* end of frame */
1956#define LCSR0_BS (1 << 9) /* branch status */
1957#define LCSR0_SINT (1 << 10) /* subsequent interrupt */
wdenk0442ed82002-11-03 10:24:00 +00001958
wdenk2a831612005-04-06 00:04:16 +00001959#define LCSR1_SOF1 (1 << 0)
1960#define LCSR1_SOF2 (1 << 1)
1961#define LCSR1_SOF3 (1 << 2)
1962#define LCSR1_SOF4 (1 << 3)
1963#define LCSR1_SOF5 (1 << 4)
1964#define LCSR1_SOF6 (1 << 5)
1965
1966#define LCSR1_EOF1 (1 << 8)
1967#define LCSR1_EOF2 (1 << 9)
1968#define LCSR1_EOF3 (1 << 10)
1969#define LCSR1_EOF4 (1 << 11)
1970#define LCSR1_EOF5 (1 << 12)
1971#define LCSR1_EOF6 (1 << 13)
1972
1973#define LCSR1_BS1 (1 << 16)
1974#define LCSR1_BS2 (1 << 17)
1975#define LCSR1_BS3 (1 << 18)
1976#define LCSR1_BS4 (1 << 19)
1977#define LCSR1_BS5 (1 << 20)
1978#define LCSR1_BS6 (1 << 21)
wdenk0442ed82002-11-03 10:24:00 +00001979
wdenk2a831612005-04-06 00:04:16 +00001980#define LCSR1_IU2 (1 << 25)
1981#define LCSR1_IU3 (1 << 26)
1982#define LCSR1_IU4 (1 << 27)
1983#define LCSR1_IU5 (1 << 28)
1984#define LCSR1_IU6 (1 << 29)
wdenk0463e042003-05-23 12:36:20 +00001985
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01001986#define LDCMD_PAL (1 << 26) /* instructs DMA to load palette buffer */
1987#if defined(CONFIG_PXA27X)
wdenk2a831612005-04-06 00:04:16 +00001988#define LDCMD_SOFINT (1 << 22)
1989#define LDCMD_EOFINT (1 << 21)
1990#endif
wdenk0463e042003-05-23 12:36:20 +00001991
wdenk0442ed82002-11-03 10:24:00 +00001992/*
1993 * Memory controller
1994 */
Markus Klotzbücher432ae4c2006-02-19 16:03:49 +01001995
1996#ifdef CONFIG_CPU_MONAHANS
1997/* Static Memory Controller Registers */
1998#define MSC0 __REG_2(0x4A000008) /* Static Memory Control Register 0 */
1999#define MSC1 __REG_2(0x4A00000C) /* Static Memory Control Register 1 */
2000#define MECR __REG_2(0x4A000014) /* Expansion Memory (PCMCIA/Compact Flash) Bus Configuration */
2001#define SXCNFG __REG_2(0x4A00001C) /* Synchronous Static Memory Control Register */
2002#define MCMEM0 __REG_2(0x4A000028) /* Card interface Common Memory Space Socket 0 Timing */
2003#define MCATT0 __REG_2(0x4A000030) /* Card interface Attribute Space Socket 0 Timing Configuration */
2004#define MCIO0 __REG_2(0x4A000038) /* Card interface I/O Space Socket 0 Timing Configuration */
2005#define MEMCLKCFG __REG_2(0x4A000068) /* SCLK speed configuration */
2006#define CSADRCFG0 __REG_2(0x4A000080) /* Address Configuration for chip select 0 */
2007#define CSADRCFG1 __REG_2(0x4A000084) /* Address Configuration for chip select 1 */
2008#define CSADRCFG2 __REG_2(0x4A000088) /* Address Configuration for chip select 2 */
2009#define CSADRCFG3 __REG_2(0x4A00008C) /* Address Configuration for chip select 3 */
2010#define CSADRCFG_P __REG_2(0x4A000090) /* Address Configuration for pcmcia card interface */
2011#define CSMSADRCFG __REG_2(0x4A0000A0) /* Master Address Configuration Register */
2012#define CLK_RET_DEL __REG_2(0x4A0000B0) /* Delay line and mux selects for return data latching for sync. flash */
2013#define ADV_RET_DEL __REG_2(0x4A0000B4) /* Delay line and mux selects for return data latching for sync. flash */
2014
2015/* Dynamic Memory Controller Registers */
2016#define MDCNFG __REG_2(0x48100000) /* SDRAM Configuration Register 0 */
2017#define MDREFR __REG_2(0x48100004) /* SDRAM Refresh Control Register */
2018#define FLYCNFG __REG_2(0x48100020) /* Fly-by DMA DVAL[1:0] polarities */
2019#define MDMRS __REG_2(0x48100040) /* MRS value to be written to SDRAM */
2020#define DDR_SCAL __REG_2(0x48100050) /* Software Delay Line Calibration/Configuration for external DDR memory. */
2021#define DDR_HCAL __REG_2(0x48100060) /* Hardware Delay Line Calibration/Configuration for external DDR memory. */
2022#define DDR_WCAL __REG_2(0x48100068) /* DDR Write Strobe Calibration Register */
2023#define DMCIER __REG_2(0x48100070) /* Dynamic MC Interrupt Enable Register. */
2024#define DMCISR __REG_2(0x48100078) /* Dynamic MC Interrupt Status Register. */
2025#define DDR_DLS __REG_2(0x48100080) /* DDR Delay Line Value Status register for external DDR memory. */
2026#define EMPI __REG_2(0x48100090) /* EMPI Control Register */
2027#define RCOMP __REG_2(0x48100100)
2028#define PAD_MA __REG_2(0x48100110)
2029#define PAD_MDMSB __REG_2(0x48100114)
2030#define PAD_MDLSB __REG_2(0x48100118)
2031#define PAD_DMEM __REG_2(0x4810011c)
2032#define PAD_SDCLK __REG_2(0x48100120)
2033#define PAD_SDCS __REG_2(0x48100124)
2034#define PAD_SMEM __REG_2(0x48100128)
2035#define PAD_SCLK __REG_2(0x4810012C)
2036#define TAI __REG_2(0x48100F00) /* TAI Tavor Address Isolation Register */
2037
Markus Klotzbücher0b2a71c2006-02-22 00:06:01 +01002038/* Some frequently used bits */
2039#define MDCNFG_DMAP 0x80000000 /* SDRAM 1GB Memory Map Enable */
2040#define MDCNFG_DMCEN 0x40000000 /* Enable Dynamic Memory Controller */
2041#define MDCNFG_HWFREQ 0x20000000 /* Hardware Frequency Change Calibration */
2042#define MDCNFG_DTYPE 0x400 /* SDRAM Type: 1=DDR SDRAM */
2043
2044#define MDCNFG_DTC_0 0x0 /* Timing Category of SDRAM */
2045#define MDCNFG_DTC_1 0x100
2046#define MDCNFG_DTC_2 0x200
2047#define MDCNFG_DTC_3 0x300
2048
2049#define MDCNFG_DRAC_12 0x0 /* Number of Row Access Bits */
2050#define MDCNFG_DRAC_13 0x20
2051#define MDCNFG_DRAC_14 0x40
2052
2053#define MDCNFG_DCAC_9 0x0 /* Number of Column Acess Bits */
2054#define MDCNFG_DCAC_10 0x08
2055#define MDCNFG_DCAC_11 0x10
2056
2057#define MDCNFG_DBW_16 0x4 /* SDRAM Data Bus width 16bit */
2058#define MDCNFG_DCSE1 0x2 /* SDRAM CS 1 Enable */
2059#define MDCNFG_DCSE0 0x1 /* SDRAM CS 0 Enable */
2060
Markus Klotzbücher432ae4c2006-02-19 16:03:49 +01002061
2062/* Data Flash Controller Registers */
2063
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +01002064#define NDCR __REG(0x43100000) /* Data Flash Control register */
2065#define NDTR0CS0 __REG(0x43100004) /* Data Controller Timing Parameter 0 Register for ND_nCS0 */
2066/* #define NDTR0CS1 __REG(0x43100008) /\* Data Controller Timing Parameter 0 Register for ND_nCS1 *\/ */
2067#define NDTR1CS0 __REG(0x4310000C) /* Data Controller Timing Parameter 1 Register for ND_nCS0 */
2068/* #define NDTR1CS1 __REG(0x43100010) /\* Data Controller Timing Parameter 1 Register for ND_nCS1 *\/ */
2069#define NDSR __REG(0x43100014) /* Data Controller Status Register */
2070#define NDPCR __REG(0x43100018) /* Data Controller Page Count Register */
2071#define NDBDR0 __REG(0x4310001C) /* Data Controller Bad Block Register 0 */
2072#define NDBDR1 __REG(0x43100020) /* Data Controller Bad Block Register 1 */
2073#define NDDB __REG(0x43100040) /* Data Controller Data Buffer */
2074#define NDCB0 __REG(0x43100048) /* Data Controller Command Buffer0 */
2075#define NDCB1 __REG(0x4310004C) /* Data Controller Command Buffer1 */
2076#define NDCB2 __REG(0x43100050) /* Data Controller Command Buffer2 */
Markus Klotzbücher432ae4c2006-02-19 16:03:49 +01002077
2078#define NDCR_SPARE_EN (0x1<<31)
2079#define NDCR_ECC_EN (0x1<<30)
2080#define NDCR_DMA_EN (0x1<<29)
2081#define NDCR_ND_RUN (0x1<<28)
2082#define NDCR_DWIDTH_C (0x1<<27)
2083#define NDCR_DWIDTH_M (0x1<<26)
2084#define NDCR_PAGE_SZ (0x3<<24)
2085#define NDCR_NCSX (0x1<<23)
Markus Klotzbücher432a7b42006-03-01 23:33:27 +01002086#define NDCR_ND_STOP (0x1<<22)
2087/* reserved:
2088 * #define NDCR_ND_MODE (0x3<<21)
2089 * #define NDCR_NAND_MODE 0x0 */
Markus Klotzbücher432ae4c2006-02-19 16:03:49 +01002090#define NDCR_CLR_PG_CNT (0x1<<20)
2091#define NDCR_CLR_ECC (0x1<<19)
2092#define NDCR_RD_ID_CNT (0x7<<16)
2093#define NDCR_RA_START (0x1<<15)
2094#define NDCR_PG_PER_BLK (0x1<<14)
2095#define NDCR_ND_ARB_EN (0x1<<12)
Markus Klotzbücher432a7b42006-03-01 23:33:27 +01002096#define NDCR_RDYM (0x1<<11)
2097#define NDCR_CS0_PAGEDM (0x1<<10)
2098#define NDCR_CS1_PAGEDM (0x1<<9)
2099#define NDCR_CS0_CMDDM (0x1<<8)
2100#define NDCR_CS1_CMDDM (0x1<<7)
2101#define NDCR_CS0_BBDM (0x1<<6)
2102#define NDCR_CS1_BBDM (0x1<<5)
2103#define NDCR_DBERRM (0x1<<4)
2104#define NDCR_SBERRM (0x1<<3)
2105#define NDCR_WRDREQM (0x1<<2)
2106#define NDCR_RDDREQM (0x1<<1)
2107#define NDCR_WRCMDREQM (0x1)
Markus Klotzbücher432ae4c2006-02-19 16:03:49 +01002108
2109#define NDSR_RDY (0x1<<11)
2110#define NDSR_CS0_PAGED (0x1<<10)
2111#define NDSR_CS1_PAGED (0x1<<9)
2112#define NDSR_CS0_CMDD (0x1<<8)
2113#define NDSR_CS1_CMDD (0x1<<7)
2114#define NDSR_CS0_BBD (0x1<<6)
2115#define NDSR_CS1_BBD (0x1<<5)
Markus Klotzbücher432a7b42006-03-01 23:33:27 +01002116#define NDSR_DBERR (0x1<<4)
Markus Klotzbücher432ae4c2006-02-19 16:03:49 +01002117#define NDSR_SBERR (0x1<<3)
2118#define NDSR_WRDREQ (0x1<<2)
2119#define NDSR_RDDREQ (0x1<<1)
2120#define NDSR_WRCMDREQ (0x1)
2121
2122#define NDCB0_AUTO_RS (0x1<<25)
2123#define NDCB0_CSEL (0x1<<24)
2124#define NDCB0_CMD_TYPE (0x7<<21)
2125#define NDCB0_NC (0x1<<20)
2126#define NDCB0_DBC (0x1<<19)
2127#define NDCB0_ADDR_CYC (0x7<<16)
2128#define NDCB0_CMD2 (0xff<<8)
2129#define NDCB0_CMD1 (0xff)
2130#define MCMEM(s) MCMEM0
2131#define MCATT(s) MCATT0
2132#define MCIO(s) MCIO0
2133#define MECR_CIT (1 << 1)/* Card Is There: 0 -> no card, 1 -> card inserted */
2134
Markus Klotzbücher27eba142006-03-06 15:04:25 +01002135/* Maximum values for NAND Interface Timing Registers in DFC clock
2136 * periods */
2137#define DFC_MAX_tCH 7
2138#define DFC_MAX_tCS 7
2139#define DFC_MAX_tWH 7
2140#define DFC_MAX_tWP 7
2141#define DFC_MAX_tRH 7
2142#define DFC_MAX_tRP 15
2143#define DFC_MAX_tR 65535
2144#define DFC_MAX_tWHR 15
2145#define DFC_MAX_tAR 15
2146
2147#define DFC_CLOCK 104 /* DFC Clock is 104 MHz */
2148#define DFC_CLK_PER_US DFC_CLOCK/1000 /* clock period in ns */
2149
Markus Klotzbücher432ae4c2006-02-19 16:03:49 +01002150#else /* CONFIG_CPU_MONAHANS */
2151
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01002152#define MEMC_BASE __REG(0x48000000) /* Base of Memory Controller */
2153#define MDCNFG_OFFSET 0x0
2154#define MDREFR_OFFSET 0x4
2155#define MSC0_OFFSET 0x8
2156#define MSC1_OFFSET 0xC
2157#define MSC2_OFFSET 0x10
2158#define MECR_OFFSET 0x14
2159#define SXLCR_OFFSET 0x18
2160#define SXCNFG_OFFSET 0x1C
2161#define FLYCNFG_OFFSET 0x20
2162#define SXMRS_OFFSET 0x24
2163#define MCMEM0_OFFSET 0x28
2164#define MCMEM1_OFFSET 0x2C
2165#define MCATT0_OFFSET 0x30
2166#define MCATT1_OFFSET 0x34
2167#define MCIO0_OFFSET 0x38
2168#define MCIO1_OFFSET 0x3C
2169#define MDMRS_OFFSET 0x40
wdenk0442ed82002-11-03 10:24:00 +00002170
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01002171#define MDCNFG __REG(0x48000000) /* SDRAM Configuration Register 0 */
2172#define MDCNFG_DE0 0x00000001
2173#define MDCNFG_DE1 0x00000002
2174#define MDCNFG_DE2 0x00010000
2175#define MDCNFG_DE3 0x00020000
2176#define MDCNFG_DWID0 0x00000004
wdenk57b2d802003-06-27 21:31:46 +00002177
wdenk0463e042003-05-23 12:36:20 +00002178#define MDREFR __REG(0x48000004) /* SDRAM Refresh Control Register */
2179#define MSC0 __REG(0x48000008) /* Static Memory Control Register 0 */
2180#define MSC1 __REG(0x4800000C) /* Static Memory Control Register 1 */
2181#define MSC2 __REG(0x48000010) /* Static Memory Control Register 2 */
2182#define MECR __REG(0x48000014) /* Expansion Memory (PCMCIA/Compact Flash) Bus Configuration */
2183#define SXLCR __REG(0x48000018) /* LCR value to be written to SDRAM-Timing Synchronous Flash */
2184#define SXCNFG __REG(0x4800001C) /* Synchronous Static Memory Control Register */
2185#define SXMRS __REG(0x48000024) /* MRS value to be written to Synchronous Flash or SMROM */
2186#define MCMEM0 __REG(0x48000028) /* Card interface Common Memory Space Socket 0 Timing */
2187#define MCMEM1 __REG(0x4800002C) /* Card interface Common Memory Space Socket 1 Timing */
2188#define MCATT0 __REG(0x48000030) /* Card interface Attribute Space Socket 0 Timing Configuration */
2189#define MCATT1 __REG(0x48000034) /* Card interface Attribute Space Socket 1 Timing Configuration */
2190#define MCIO0 __REG(0x48000038) /* Card interface I/O Space Socket 0 Timing Configuration */
2191#define MCIO1 __REG(0x4800003C) /* Card interface I/O Space Socket 1 Timing Configuration */
2192#define MDMRS __REG(0x48000040) /* MRS value to be written to SDRAM */
2193#define BOOT_DEF __REG(0x48000044) /* Read-Only Boot-Time Register. Contains BOOT_SEL and PKG_SEL */
2194
2195#define MDREFR_K2FREE (1 << 25) /* SDRAM Free-Running Control */
2196#define MDREFR_K1FREE (1 << 24) /* SDRAM Free-Running Control */
2197#define MDREFR_K0FREE (1 << 23) /* SDRAM Free-Running Control */
2198#define MDREFR_SLFRSH (1 << 22) /* SDRAM Self-Refresh Control/Status */
2199#define MDREFR_APD (1 << 20) /* SDRAM/SSRAM Auto-Power-Down Enable */
2200#define MDREFR_K2DB2 (1 << 19) /* SDCLK2 Divide by 2 Control/Status */
2201#define MDREFR_K2RUN (1 << 18) /* SDCLK2 Run Control/Status */
2202#define MDREFR_K1DB2 (1 << 17) /* SDCLK1 Divide by 2 Control/Status */
2203#define MDREFR_K1RUN (1 << 16) /* SDCLK1 Run Control/Status */
2204#define MDREFR_E1PIN (1 << 15) /* SDCKE1 Level Control/Status */
2205#define MDREFR_K0DB2 (1 << 14) /* SDCLK0 Divide by 2 Control/Status */
2206#define MDREFR_K0RUN (1 << 13) /* SDCLK0 Run Control/Status */
2207#define MDREFR_E0PIN (1 << 12) /* SDCKE0 Level Control/Status */
wdenk0442ed82002-11-03 10:24:00 +00002208
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01002209#if defined(CONFIG_PXA27X)
wdenk0442ed82002-11-03 10:24:00 +00002210
wdenk2a831612005-04-06 00:04:16 +00002211#define ARB_CNTRL __REG(0x48000048) /* Arbiter Control Register */
2212
2213#define ARB_DMA_SLV_PARK (1<<31) /* Be parked with DMA slave when idle */
2214#define ARB_CI_PARK (1<<30) /* Be parked with Camera Interface when idle */
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01002215#define ARB_EX_MEM_PARK (1<<29) /* Be parked with external MEMC when idle */
wdenk2a831612005-04-06 00:04:16 +00002216#define ARB_INT_MEM_PARK (1<<28) /* Be parked with internal MEMC when idle */
2217#define ARB_USB_PARK (1<<27) /* Be parked with USB when idle */
2218#define ARB_LCD_PARK (1<<26) /* Be parked with LCD when idle */
2219#define ARB_DMA_PARK (1<<25) /* Be parked with DMA when idle */
2220#define ARB_CORE_PARK (1<<24) /* Be parked with core when idle */
2221#define ARB_LOCK_FLAG (1<<23) /* Only Locking masters gain access to the bus */
2222
Markus Klotzbücher432ae4c2006-02-19 16:03:49 +01002223#endif /* CONFIG_CPU_MONAHANS */
2224
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01002225/* Interrupt Controller */
Markus Klotzbücher21e69a02006-02-07 20:04:48 +01002226
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01002227#define ICIP2 __REG(0x40D0009C) /* Interrupt Controller IRQ Pending Register 2 */
2228#define ICMR2 __REG(0x40D000A0) /* Interrupt Controller Mask Register 2 */
2229#define ICLR2 __REG(0x40D000A4) /* Interrupt Controller Level Register 2 */
2230#define ICFP2 __REG(0x40D000A8) /* Interrupt Controller FIQ Pending Register 2 */
2231#define ICPR2 __REG(0x40D000AC) /* Interrupt Controller Pending Register 2 */
Markus Klotzbücher21e69a02006-02-07 20:04:48 +01002232
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01002233/* General Purpose I/O */
Markus Klotzbücher21e69a02006-02-07 20:04:48 +01002234
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01002235#define GAFR3_L __REG(0x40E0006C) /* GPIO Alternate Function Select Register GPIO<111:96> */
2236#define GAFR3_U __REG(0x40E00070) /* GPIO Alternate Function Select Register GPIO<127:112> */
2237#define GPLR3 __REG(0x40E00100) /* GPIO Pin-Level Register GPIO<127:96> */
2238#define GPDR3 __REG(0x40E0010C) /* GPIO Pin Direction Register GPIO<127:96> */
2239#define GPSR3 __REG(0x40E00118) /* GPIO Pin Output Set Register GPIO<127:96> */
2240#define GPCR3 __REG(0x40E00124) /* GPIO Pin Output Clear Register GPIO <127:96> */
2241#define GRER3 __REG(0x40E00130) /* GPIO Rising-Edge Detect Register GPIO<127:96> */
2242#define GFER3 __REG(0x40E0013C) /* GPIO Falling-Edge Detect Register GPIO<31:0> */
2243#define GEDR3 __REG(0x40E00148) /* GPIO Edge Detect Status Register GPIO<127:96> */
Markus Klotzbücher21e69a02006-02-07 20:04:48 +01002244
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01002245/* Core Clock */
Markus Klotzbücher21e69a02006-02-07 20:04:48 +01002246
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01002247#define CCSR __REG(0x4130000C) /* Core Clock Status Register */
Markus Klotzbücher21e69a02006-02-07 20:04:48 +01002248
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01002249#define CKEN23_SSP1 (1 << 23) /* SSP1 Unit Clock Enable */
2250#define CKEN22_MEMC (1 << 22) /* Memory Controler */
2251#define CKEN21_MSHC (1 << 21) /* Memery Stick Host Controller */
2252#define CKEN20_IM (1 << 20) /* Internal Memory Clock Enable */
2253#define CKEN19_KEYPAD (1 << 19) /* Keypad Interface Clock Enable */
2254#define CKEN18_USIM (1 << 18) /* USIM Unit Clock Enable */
2255#define CKEN17_MSL (1 << 17) /* MSL Interface Unit Clock Enable */
2256#define CKEN15_PWR_I2C (1 << 15) /* PWR_I2C Unit Clock Enable */
2257#define CKEN9_OST (1 << 9) /* OS Timer Unit Clock Enable */
2258#define CKEN4_SSP3 (1 << 4) /* SSP3 Unit Clock Enable */
Markus Klotzbücher21e69a02006-02-07 20:04:48 +01002259
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01002260/* Memory controller */
Markus Klotzbücher21e69a02006-02-07 20:04:48 +01002261
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01002262#define MDREFR_K0DB4 (1 << 29) /* SDCLK[0] divide by 4 */
Markus Klotzbücher21e69a02006-02-07 20:04:48 +01002263
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01002264/* LCD registers */
2265#define LCCR4 __REG(0x44000010) /* LCD Controller Control Register 4 */
2266#define LCCR5 __REG(0x44000014) /* LCD Controller Control Register 5 */
2267#define FBR0 __REG(0x44000020) /* DMA Channel 0 Frame Branch Register */
2268#define FBR1 __REG(0x44000024) /* DMA Channel 1 Frame Branch Register */
2269#define FBR2 __REG(0x44000028) /* DMA Channel 2 Frame Branch Register */
2270#define FBR3 __REG(0x4400002C) /* DMA Channel 3 Frame Branch Register */
2271#define FBR4 __REG(0x44000030) /* DMA Channel 4 Frame Branch Register */
2272#define FDADR2 __REG(0x44000220) /* DMA Channel 2 Frame Descriptor Address Register */
2273#define FSADR2 __REG(0x44000224) /* DMA Channel 2 Frame Source Address Register */
2274#define FIDR2 __REG(0x44000228) /* DMA Channel 2 Frame ID Register */
2275#define LDCMD2 __REG(0x4400022C) /* DMA Channel 2 Command Register */
2276#define FDADR3 __REG(0x44000230) /* DMA Channel 3 Frame Descriptor Address Register */
2277#define FSADR3 __REG(0x44000234) /* DMA Channel 3 Frame Source Address Register */
2278#define FIDR3 __REG(0x44000238) /* DMA Channel 3 Frame ID Register */
2279#define LDCMD3 __REG(0x4400023C) /* DMA Channel 3 Command Register */
2280#define FDADR4 __REG(0x44000240) /* DMA Channel 4 Frame Descriptor Address Register */
2281#define FSADR4 __REG(0x44000244) /* DMA Channel 4 Frame Source Address Register */
2282#define FIDR4 __REG(0x44000248) /* DMA Channel 4 Frame ID Register */
2283#define LDCMD4 __REG(0x4400024C) /* DMA Channel 4 Command Register */
2284#define FDADR5 __REG(0x44000250) /* DMA Channel 5 Frame Descriptor Address Register */
2285#define FSADR5 __REG(0x44000254) /* DMA Channel 5 Frame Source Address Register */
2286#define FIDR5 __REG(0x44000258) /* DMA Channel 5 Frame ID Register */
2287#define LDCMD5 __REG(0x4400025C) /* DMA Channel 5 Command Register */
Markus Klotzbücher21e69a02006-02-07 20:04:48 +01002288
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01002289#define OVL1C1 __REG(0x44000050) /* Overlay 1 Control Register 1 */
2290#define OVL1C2 __REG(0x44000060) /* Overlay 1 Control Register 2 */
2291#define OVL2C1 __REG(0x44000070) /* Overlay 2 Control Register 1 */
2292#define OVL2C2 __REG(0x44000080) /* Overlay 2 Control Register 2 */
2293#define CCR __REG(0x44000090) /* Cursor Control Register */
Markus Klotzbücher21e69a02006-02-07 20:04:48 +01002294
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01002295#define FBR5 __REG(0x44000110) /* DMA Channel 5 Frame Branch Register */
2296#define FBR6 __REG(0x44000114) /* DMA Channel 6 Frame Branch Register */
Markus Klotzbücher21e69a02006-02-07 20:04:48 +01002297
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01002298#define LCCR0_LDDALT (1<<26) /* LDD Alternate mapping bit when base pixel is RGBT16 */
2299#define LCCR0_OUC (1<<25) /* Overlay Underlay Control Bit */
Markus Klotzbücher21e69a02006-02-07 20:04:48 +01002300
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01002301#define LCCR5_SOFM1 (1<<0) /* Start Of Frame Mask for Overlay 1 (channel 1) */
2302#define LCCR5_SOFM2 (1<<1) /* Start Of Frame Mask for Overlay 2 (channel 2) */
2303#define LCCR5_SOFM3 (1<<2) /* Start Of Frame Mask for Overlay 2 (channel 3) */
2304#define LCCR5_SOFM4 (1<<3) /* Start Of Frame Mask for Overlay 2 (channel 4) */
2305#define LCCR5_SOFM5 (1<<4) /* Start Of Frame Mask for cursor (channel 5) */
2306#define LCCR5_SOFM6 (1<<5) /* Start Of Frame Mask for command data (channel 6) */
Markus Klotzbücher21e69a02006-02-07 20:04:48 +01002307
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01002308#define LCCR5_EOFM1 (1<<8) /* End Of Frame Mask for Overlay 1 (channel 1) */
2309#define LCCR5_EOFM2 (1<<9) /* End Of Frame Mask for Overlay 2 (channel 2) */
2310#define LCCR5_EOFM3 (1<<10) /* End Of Frame Mask for Overlay 2 (channel 3) */
2311#define LCCR5_EOFM4 (1<<11) /* End Of Frame Mask for Overlay 2 (channel 4) */
2312#define LCCR5_EOFM5 (1<<12) /* End Of Frame Mask for cursor (channel 5) */
2313#define LCCR5_EOFM6 (1<<13) /* End Of Frame Mask for command data (channel 6) */
Markus Klotzbücher21e69a02006-02-07 20:04:48 +01002314
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01002315#define LCCR5_BSM1 (1<<16) /* Branch mask for Overlay 1 (channel 1) */
2316#define LCCR5_BSM2 (1<<17) /* Branch mask for Overlay 2 (channel 2) */
2317#define LCCR5_BSM3 (1<<18) /* Branch mask for Overlay 2 (channel 3) */
2318#define LCCR5_BSM4 (1<<19) /* Branch mask for Overlay 2 (channel 4) */
2319#define LCCR5_BSM5 (1<<20) /* Branch mask for cursor (channel 5) */
2320#define LCCR5_BSM6 (1<<21) /* Branch mask for data command (channel 6) */
Markus Klotzbücher21e69a02006-02-07 20:04:48 +01002321
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01002322#define LCCR5_IUM1 (1<<24) /* Input FIFO Underrun Mask for Overlay 1 */
2323#define LCCR5_IUM2 (1<<25) /* Input FIFO Underrun Mask for Overlay 2 */
2324#define LCCR5_IUM3 (1<<26) /* Input FIFO Underrun Mask for Overlay 2 */
2325#define LCCR5_IUM4 (1<<27) /* Input FIFO Underrun Mask for Overlay 2 */
2326#define LCCR5_IUM5 (1<<28) /* Input FIFO Underrun Mask for cursor */
2327#define LCCR5_IUM6 (1<<29) /* Input FIFO Underrun Mask for data command */
Markus Klotzbücher21e69a02006-02-07 20:04:48 +01002328
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01002329#define OVL1C1_O1EN (1<<31) /* Enable bit for Overlay 1 */
2330#define OVL2C1_O2EN (1<<31) /* Enable bit for Overlay 2 */
2331#define CCR_CEN (1<<31) /* Enable bit for Cursor */
Markus Klotzbücher21e69a02006-02-07 20:04:48 +01002332
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01002333/* Keypad controller */
Markus Klotzbücher21e69a02006-02-07 20:04:48 +01002334
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01002335#define KPC __REG(0x41500000) /* Keypad Interface Control register */
2336#define KPDK __REG(0x41500008) /* Keypad Interface Direct Key register */
2337#define KPREC __REG(0x41500010) /* Keypad Intefcace Rotary Encoder register */
2338#define KPMK __REG(0x41500018) /* Keypad Intefcace Matrix Key register */
2339#define KPAS __REG(0x41500020) /* Keypad Interface Automatic Scan register */
2340#define KPASMKP0 __REG(0x41500028) /* Keypad Interface Automatic Scan Multiple Key Presser register 0 */
2341#define KPASMKP1 __REG(0x41500030) /* Keypad Interface Automatic Scan Multiple Key Presser register 1 */
2342#define KPASMKP2 __REG(0x41500038) /* Keypad Interface Automatic Scan Multiple Key Presser register 2 */
2343#define KPASMKP3 __REG(0x41500040) /* Keypad Interface Automatic Scan Multiple Key Presser register 3 */
2344#define KPKDI __REG(0x41500048) /* Keypad Interface Key Debounce Interval register */
Markus Klotzbücher21e69a02006-02-07 20:04:48 +01002345
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01002346#define KPC_AS (0x1 << 30) /* Automatic Scan bit */
2347#define KPC_ASACT (0x1 << 29) /* Automatic Scan on Activity */
2348#define KPC_MI (0x1 << 22) /* Matrix interrupt bit */
2349#define KPC_IMKP (0x1 << 21) /* Ignore Multiple Key Press */
2350#define KPC_MS7 (0x1 << 20) /* Matrix scan line 7 */
2351#define KPC_MS6 (0x1 << 19) /* Matrix scan line 6 */
2352#define KPC_MS5 (0x1 << 18) /* Matrix scan line 5 */
2353#define KPC_MS4 (0x1 << 17) /* Matrix scan line 4 */
2354#define KPC_MS3 (0x1 << 16) /* Matrix scan line 3 */
2355#define KPC_MS2 (0x1 << 15) /* Matrix scan line 2 */
2356#define KPC_MS1 (0x1 << 14) /* Matrix scan line 1 */
2357#define KPC_MS0 (0x1 << 13) /* Matrix scan line 0 */
2358#define KPC_ME (0x1 << 12) /* Matrix Keypad Enable */
2359#define KPC_MIE (0x1 << 11) /* Matrix Interrupt Enable */
2360#define KPC_DK_DEB_SEL (0x1 << 9) /* Direct Key Debounce select */
2361#define KPC_DI (0x1 << 5) /* Direct key interrupt bit */
2362#define KPC_DEE0 (0x1 << 2) /* Rotary Encoder 0 Enable */
2363#define KPC_DE (0x1 << 1) /* Direct Keypad Enable */
2364#define KPC_DIE (0x1 << 0) /* Direct Keypad interrupt Enable */
Markus Klotzbücher21e69a02006-02-07 20:04:48 +01002365
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01002366#define KPDK_DKP (0x1 << 31)
2367#define KPDK_DK7 (0x1 << 7)
2368#define KPDK_DK6 (0x1 << 6)
2369#define KPDK_DK5 (0x1 << 5)
2370#define KPDK_DK4 (0x1 << 4)
2371#define KPDK_DK3 (0x1 << 3)
2372#define KPDK_DK2 (0x1 << 2)
2373#define KPDK_DK1 (0x1 << 1)
2374#define KPDK_DK0 (0x1 << 0)
Markus Klotzbücher21e69a02006-02-07 20:04:48 +01002375
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01002376#define KPREC_OF1 (0x1 << 31)
2377#define kPREC_UF1 (0x1 << 30)
2378#define KPREC_OF0 (0x1 << 15)
2379#define KPREC_UF0 (0x1 << 14)
Markus Klotzbücher21e69a02006-02-07 20:04:48 +01002380
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01002381#define KPMK_MKP (0x1 << 31)
2382#define KPAS_SO (0x1 << 31)
2383#define KPASMKPx_SO (0x1 << 31)
Markus Klotzbücher21e69a02006-02-07 20:04:48 +01002384
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01002385#define GPIO113_BIT (1 << 17)/* GPIO113 in GPSR, GPCR, bit 17 */
2386#define PSLR __REG(0x40F00034)
2387#define PSTR __REG(0x40F00038) /* Power Manager Standby Configuration Reg */
2388#define PSNR __REG(0x40F0003C) /* Power Manager Sense Configuration Reg */
2389#define PVCR __REG(0x40F00040) /* Power Manager Voltage Change Control Reg */
2390#define PKWR __REG(0x40F00050) /* Power Manager KB Wake-Up Enable Reg */
2391#define PKSR __REG(0x40F00054) /* Power Manager KB Level-Detect Status Reg */
2392#define OSMR4 __REG(0x40A00080) /* */
2393#define OSCR4 __REG(0x40A00040) /* OS Timer Counter Register */
2394#define OMCR4 __REG(0x40A000C0) /* */
Markus Klotzbücher21e69a02006-02-07 20:04:48 +01002395
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01002396#endif /* CONFIG_PXA27X */
Markus Klotzbücher21e69a02006-02-07 20:04:48 +01002397
Markus Klotzbücher89b8a992006-02-10 17:12:14 +01002398#endif /* _PXA_REGS_H_ */