wdenk | c8434db | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2002 |
| 3 | * Lineo, Inc. <www.lineo.com> |
| 4 | * Bernhard Kuhn <bkuhn@lineo.com> |
| 5 | * |
| 6 | * (C) Copyright 2002 |
| 7 | * Sysgo Real-Time Solutions, GmbH <www.elinos.com> |
| 8 | * Marius Groeger <mgroeger@sysgo.de> |
| 9 | * |
| 10 | * (C) Copyright 2002 |
| 11 | * Sysgo Real-Time Solutions, GmbH <www.elinos.com> |
| 12 | * Alex Zuepke <azu@sysgo.de> |
| 13 | * |
| 14 | * See file CREDITS for list of people who contributed to this |
| 15 | * project. |
| 16 | * |
| 17 | * This program is free software; you can redistribute it and/or |
| 18 | * modify it under the terms of the GNU General Public License as |
| 19 | * published by the Free Software Foundation; either version 2 of |
| 20 | * the License, or (at your option) any later version. |
| 21 | * |
| 22 | * This program is distributed in the hope that it will be useful, |
| 23 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 24 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 25 | * GNU General Public License for more details. |
| 26 | * |
| 27 | * You should have received a copy of the GNU General Public License |
| 28 | * along with this program; if not, write to the Free Software |
| 29 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 30 | * MA 02111-1307 USA |
| 31 | */ |
| 32 | |
| 33 | #include <common.h> |
wdenk | 8dba050 | 2003-03-31 16:34:49 +0000 | [diff] [blame] | 34 | #include <asm/io.h> |
wdenk | bb2d927 | 2003-06-25 22:26:29 +0000 | [diff] [blame] | 35 | #include <asm/arch/hardware.h> |
| 36 | #include <asm/proc/ptrace.h> |
wdenk | c8434db | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 37 | |
| 38 | extern void reset_cpu(ulong addr); |
| 39 | |
| 40 | /* we always count down the max. */ |
| 41 | #define TIMER_LOAD_VAL 0xffff |
| 42 | |
| 43 | /* macro to read the 16 bit timer */ |
wdenk | 0ef4946 | 2004-03-15 09:00:01 +0000 | [diff] [blame] | 44 | #define READ_TIMER (tmr->TC_CV & 0x0000ffff) |
wdenk | c8434db | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 45 | AT91PS_TC tmr; |
| 46 | |
wdenk | 0ef4946 | 2004-03-15 09:00:01 +0000 | [diff] [blame] | 47 | #ifdef CONFIG_USE_IRQ |
| 48 | #error There is no IRQ support for AT91RM9200 in U-Boot yet. |
| 49 | #else |
wdenk | c8434db | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 50 | void enable_interrupts (void) |
| 51 | { |
wdenk | 0ef4946 | 2004-03-15 09:00:01 +0000 | [diff] [blame] | 52 | return; |
wdenk | c8434db | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 53 | } |
| 54 | int disable_interrupts (void) |
| 55 | { |
wdenk | 0ef4946 | 2004-03-15 09:00:01 +0000 | [diff] [blame] | 56 | return 0; |
wdenk | c8434db | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 57 | } |
wdenk | 0ef4946 | 2004-03-15 09:00:01 +0000 | [diff] [blame] | 58 | #endif |
wdenk | c8434db | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 59 | |
| 60 | |
wdenk | 0ef4946 | 2004-03-15 09:00:01 +0000 | [diff] [blame] | 61 | void bad_mode (void) |
wdenk | c8434db | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 62 | { |
wdenk | 0ef4946 | 2004-03-15 09:00:01 +0000 | [diff] [blame] | 63 | panic ("Resetting CPU ...\n"); |
| 64 | reset_cpu (0); |
wdenk | c8434db | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 65 | } |
| 66 | |
wdenk | 0ef4946 | 2004-03-15 09:00:01 +0000 | [diff] [blame] | 67 | void show_regs (struct pt_regs *regs) |
wdenk | c8434db | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 68 | { |
wdenk | 0ef4946 | 2004-03-15 09:00:01 +0000 | [diff] [blame] | 69 | unsigned long flags; |
| 70 | const char *processor_modes[] = { |
| 71 | "USER_26", "FIQ_26", "IRQ_26", "SVC_26", |
| 72 | "UK4_26", "UK5_26", "UK6_26", "UK7_26", |
| 73 | "UK8_26", "UK9_26", "UK10_26", "UK11_26", |
| 74 | "UK12_26", "UK13_26", "UK14_26", "UK15_26", |
| 75 | "USER_32", "FIQ_32", "IRQ_32", "SVC_32", |
| 76 | "UK4_32", "UK5_32", "UK6_32", "ABT_32", |
| 77 | "UK8_32", "UK9_32", "UK10_32", "UND_32", |
| 78 | "UK12_32", "UK13_32", "UK14_32", "SYS_32", |
| 79 | }; |
wdenk | c8434db | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 80 | |
wdenk | 0ef4946 | 2004-03-15 09:00:01 +0000 | [diff] [blame] | 81 | flags = condition_codes (regs); |
wdenk | c8434db | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 82 | |
wdenk | 0ef4946 | 2004-03-15 09:00:01 +0000 | [diff] [blame] | 83 | printf ("pc : [<%08lx>] lr : [<%08lx>]\n" |
| 84 | "sp : %08lx ip : %08lx fp : %08lx\n", |
| 85 | instruction_pointer (regs), |
| 86 | regs->ARM_lr, regs->ARM_sp, regs->ARM_ip, regs->ARM_fp); |
| 87 | printf ("r10: %08lx r9 : %08lx r8 : %08lx\n", |
| 88 | regs->ARM_r10, regs->ARM_r9, regs->ARM_r8); |
| 89 | printf ("r7 : %08lx r6 : %08lx r5 : %08lx r4 : %08lx\n", |
| 90 | regs->ARM_r7, regs->ARM_r6, regs->ARM_r5, regs->ARM_r4); |
| 91 | printf ("r3 : %08lx r2 : %08lx r1 : %08lx r0 : %08lx\n", |
| 92 | regs->ARM_r3, regs->ARM_r2, regs->ARM_r1, regs->ARM_r0); |
| 93 | printf ("Flags: %c%c%c%c", |
| 94 | flags & CC_N_BIT ? 'N' : 'n', |
| 95 | flags & CC_Z_BIT ? 'Z' : 'z', |
| 96 | flags & CC_C_BIT ? 'C' : 'c', |
| 97 | flags & CC_V_BIT ? 'V' : 'v'); |
| 98 | printf (" IRQs %s FIQs %s Mode %s%s\n", |
| 99 | interrupts_enabled (regs) ? "on" : "off", |
| 100 | fast_interrupts_enabled (regs) ? "on" : "off", |
| 101 | processor_modes[processor_mode (regs)], |
| 102 | thumb_mode (regs) ? " (T)" : ""); |
wdenk | c8434db | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 103 | } |
| 104 | |
wdenk | 0ef4946 | 2004-03-15 09:00:01 +0000 | [diff] [blame] | 105 | void do_undefined_instruction (struct pt_regs *pt_regs) |
wdenk | c8434db | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 106 | { |
wdenk | 0ef4946 | 2004-03-15 09:00:01 +0000 | [diff] [blame] | 107 | printf ("undefined instruction\n"); |
| 108 | show_regs (pt_regs); |
| 109 | bad_mode (); |
wdenk | c8434db | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 110 | } |
| 111 | |
wdenk | 0ef4946 | 2004-03-15 09:00:01 +0000 | [diff] [blame] | 112 | void do_software_interrupt (struct pt_regs *pt_regs) |
wdenk | c8434db | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 113 | { |
wdenk | 0ef4946 | 2004-03-15 09:00:01 +0000 | [diff] [blame] | 114 | printf ("software interrupt\n"); |
| 115 | show_regs (pt_regs); |
| 116 | bad_mode (); |
wdenk | c8434db | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 117 | } |
| 118 | |
wdenk | 0ef4946 | 2004-03-15 09:00:01 +0000 | [diff] [blame] | 119 | void do_prefetch_abort (struct pt_regs *pt_regs) |
wdenk | c8434db | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 120 | { |
wdenk | 0ef4946 | 2004-03-15 09:00:01 +0000 | [diff] [blame] | 121 | printf ("prefetch abort\n"); |
| 122 | show_regs (pt_regs); |
| 123 | bad_mode (); |
wdenk | c8434db | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 124 | } |
| 125 | |
wdenk | 0ef4946 | 2004-03-15 09:00:01 +0000 | [diff] [blame] | 126 | void do_data_abort (struct pt_regs *pt_regs) |
wdenk | c8434db | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 127 | { |
wdenk | 0ef4946 | 2004-03-15 09:00:01 +0000 | [diff] [blame] | 128 | printf ("data abort\n"); |
| 129 | show_regs (pt_regs); |
| 130 | bad_mode (); |
wdenk | c8434db | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 131 | } |
| 132 | |
wdenk | 0ef4946 | 2004-03-15 09:00:01 +0000 | [diff] [blame] | 133 | void do_not_used (struct pt_regs *pt_regs) |
wdenk | c8434db | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 134 | { |
wdenk | 0ef4946 | 2004-03-15 09:00:01 +0000 | [diff] [blame] | 135 | printf ("not used\n"); |
| 136 | show_regs (pt_regs); |
| 137 | bad_mode (); |
wdenk | c8434db | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 138 | } |
| 139 | |
wdenk | 0ef4946 | 2004-03-15 09:00:01 +0000 | [diff] [blame] | 140 | void do_fiq (struct pt_regs *pt_regs) |
wdenk | c8434db | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 141 | { |
wdenk | 0ef4946 | 2004-03-15 09:00:01 +0000 | [diff] [blame] | 142 | printf ("fast interrupt request\n"); |
| 143 | show_regs (pt_regs); |
| 144 | bad_mode (); |
wdenk | c8434db | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 145 | } |
| 146 | |
wdenk | 0ef4946 | 2004-03-15 09:00:01 +0000 | [diff] [blame] | 147 | void do_irq (struct pt_regs *pt_regs) |
wdenk | c8434db | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 148 | { |
wdenk | 0ef4946 | 2004-03-15 09:00:01 +0000 | [diff] [blame] | 149 | printf ("interrupt request\n"); |
| 150 | show_regs (pt_regs); |
| 151 | bad_mode (); |
wdenk | c8434db | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 152 | } |
| 153 | |
| 154 | static ulong timestamp; |
| 155 | static ulong lastinc; |
| 156 | |
| 157 | int interrupt_init (void) |
| 158 | { |
| 159 | |
wdenk | 0ef4946 | 2004-03-15 09:00:01 +0000 | [diff] [blame] | 160 | tmr = AT91C_BASE_TC0; |
| 161 | |
| 162 | /* enables TC1.0 clock */ |
| 163 | *AT91C_PMC_PCER = 1 << AT91C_ID_TC0; /* enable clock */ |
wdenk | c8434db | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 164 | |
wdenk | 0ef4946 | 2004-03-15 09:00:01 +0000 | [diff] [blame] | 165 | *AT91C_TCB0_BCR = 0; |
| 166 | *AT91C_TCB0_BMR = AT91C_TCB_TC0XC0S_NONE | AT91C_TCB_TC1XC1S_NONE | AT91C_TCB_TC2XC2S_NONE; |
| 167 | tmr->TC_CCR = AT91C_TC_CLKDIS; |
| 168 | tmr->TC_CMR = AT91C_TC_TIMER_DIV1_CLOCK; /* set to MCLK/2 */ |
wdenk | c8434db | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 169 | |
wdenk | 0ef4946 | 2004-03-15 09:00:01 +0000 | [diff] [blame] | 170 | tmr->TC_IDR = ~0ul; |
| 171 | tmr->TC_RC = TIMER_LOAD_VAL; |
| 172 | lastinc = TIMER_LOAD_VAL; |
| 173 | tmr->TC_CCR = AT91C_TC_SWTRG | AT91C_TC_CLKEN; |
| 174 | timestamp = 0; |
wdenk | c8434db | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 175 | |
wdenk | 0ef4946 | 2004-03-15 09:00:01 +0000 | [diff] [blame] | 176 | return (0); |
wdenk | c8434db | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 177 | } |
| 178 | |
| 179 | /* |
| 180 | * timer without interrupts |
| 181 | */ |
| 182 | |
wdenk | 0ef4946 | 2004-03-15 09:00:01 +0000 | [diff] [blame] | 183 | void reset_timer (void) |
wdenk | c8434db | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 184 | { |
wdenk | 0ef4946 | 2004-03-15 09:00:01 +0000 | [diff] [blame] | 185 | reset_timer_masked (); |
wdenk | c8434db | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 186 | } |
| 187 | |
| 188 | ulong get_timer (ulong base) |
| 189 | { |
wdenk | 0ef4946 | 2004-03-15 09:00:01 +0000 | [diff] [blame] | 190 | return get_timer_masked () - base; |
wdenk | c8434db | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 191 | } |
| 192 | |
| 193 | void set_timer (ulong t) |
| 194 | { |
wdenk | 0ef4946 | 2004-03-15 09:00:01 +0000 | [diff] [blame] | 195 | timestamp = t; |
wdenk | c8434db | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 196 | } |
| 197 | |
wdenk | 0ef4946 | 2004-03-15 09:00:01 +0000 | [diff] [blame] | 198 | void udelay (unsigned long usec) |
wdenk | c8434db | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 199 | { |
wdenk | 0ef4946 | 2004-03-15 09:00:01 +0000 | [diff] [blame] | 200 | udelay_masked(usec); |
wdenk | c8434db | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 201 | } |
| 202 | |
wdenk | 0ef4946 | 2004-03-15 09:00:01 +0000 | [diff] [blame] | 203 | void reset_timer_masked (void) |
wdenk | c8434db | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 204 | { |
wdenk | 0ef4946 | 2004-03-15 09:00:01 +0000 | [diff] [blame] | 205 | /* reset time */ |
| 206 | lastinc = READ_TIMER; |
| 207 | timestamp = 0; |
wdenk | c8434db | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 208 | } |
| 209 | |
wdenk | 0ef4946 | 2004-03-15 09:00:01 +0000 | [diff] [blame] | 210 | ulong get_timer_masked (void) |
wdenk | c8434db | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 211 | { |
wdenk | 0ef4946 | 2004-03-15 09:00:01 +0000 | [diff] [blame] | 212 | ulong now = READ_TIMER; |
wdenk | c8434db | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 213 | |
wdenk | 0ef4946 | 2004-03-15 09:00:01 +0000 | [diff] [blame] | 214 | if (now >= lastinc) { |
| 215 | /* normal mode */ |
| 216 | timestamp += now - lastinc; |
| 217 | } else { |
| 218 | /* we have an overflow ... */ |
| 219 | timestamp += now + TIMER_LOAD_VAL - lastinc; |
| 220 | } |
| 221 | lastinc = now; |
| 222 | |
| 223 | return timestamp; |
wdenk | c8434db | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 224 | } |
| 225 | |
wdenk | 0ef4946 | 2004-03-15 09:00:01 +0000 | [diff] [blame] | 226 | void udelay_masked (unsigned long usec) |
wdenk | c8434db | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 227 | { |
wdenk | 0ef4946 | 2004-03-15 09:00:01 +0000 | [diff] [blame] | 228 | ulong tmo; |
| 229 | |
| 230 | tmo = usec / 1000; |
| 231 | tmo *= CFG_HZ; |
| 232 | tmo /= 1000; |
| 233 | |
| 234 | reset_timer_masked (); |
| 235 | |
| 236 | while (get_timer_masked () < tmo) |
| 237 | /*NOP*/; |
| 238 | } |
wdenk | c8434db | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 239 | |
wdenk | 0ef4946 | 2004-03-15 09:00:01 +0000 | [diff] [blame] | 240 | /* |
| 241 | * This function is derived from PowerPC code (read timebase as long long). |
| 242 | * On ARM it just returns the timer value. |
| 243 | */ |
| 244 | unsigned long long get_ticks(void) |
| 245 | { |
| 246 | return get_timer(0); |
| 247 | } |
wdenk | c8434db | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 248 | |
wdenk | 0ef4946 | 2004-03-15 09:00:01 +0000 | [diff] [blame] | 249 | /* |
| 250 | * This function is derived from PowerPC code (timebase clock frequency). |
| 251 | * On ARM it returns the number of timer ticks per second. |
| 252 | */ |
| 253 | ulong get_tbclk (void) |
| 254 | { |
| 255 | ulong tbclk; |
wdenk | c8434db | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 256 | |
wdenk | 0ef4946 | 2004-03-15 09:00:01 +0000 | [diff] [blame] | 257 | tbclk = CFG_HZ; |
| 258 | return tbclk; |
wdenk | c8434db | 2003-03-26 06:55:25 +0000 | [diff] [blame] | 259 | } |