blob: d3adc437385dc82d43c4eaf598923ddf62e7ea98 [file] [log] [blame]
wdenkc8434db2003-03-26 06:55:25 +00001/*
2 * (C) Copyright 2002
3 * Lineo, Inc. <www.lineo.com>
4 * Bernhard Kuhn <bkuhn@lineo.com>
5 *
6 * (C) Copyright 2002
7 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
8 * Marius Groeger <mgroeger@sysgo.de>
9 *
10 * (C) Copyright 2002
11 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
12 * Alex Zuepke <azu@sysgo.de>
13 *
14 * See file CREDITS for list of people who contributed to this
15 * project.
16 *
17 * This program is free software; you can redistribute it and/or
18 * modify it under the terms of the GNU General Public License as
19 * published by the Free Software Foundation; either version 2 of
20 * the License, or (at your option) any later version.
21 *
22 * This program is distributed in the hope that it will be useful,
23 * but WITHOUT ANY WARRANTY; without even the implied warranty of
24 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
25 * GNU General Public License for more details.
26 *
27 * You should have received a copy of the GNU General Public License
28 * along with this program; if not, write to the Free Software
29 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
30 * MA 02111-1307 USA
31 */
32
33#include <common.h>
wdenk8dba0502003-03-31 16:34:49 +000034#include <asm/io.h>
wdenkbb2d9272003-06-25 22:26:29 +000035#include <asm/arch/hardware.h>
36#include <asm/proc/ptrace.h>
wdenkc8434db2003-03-26 06:55:25 +000037
38extern void reset_cpu(ulong addr);
39
40/* we always count down the max. */
41#define TIMER_LOAD_VAL 0xffff
42
43/* macro to read the 16 bit timer */
wdenk0ef49462004-03-15 09:00:01 +000044#define READ_TIMER (tmr->TC_CV & 0x0000ffff)
wdenkc8434db2003-03-26 06:55:25 +000045AT91PS_TC tmr;
46
wdenk0ef49462004-03-15 09:00:01 +000047#ifdef CONFIG_USE_IRQ
48#error There is no IRQ support for AT91RM9200 in U-Boot yet.
49#else
wdenkc8434db2003-03-26 06:55:25 +000050void enable_interrupts (void)
51{
wdenk0ef49462004-03-15 09:00:01 +000052 return;
wdenkc8434db2003-03-26 06:55:25 +000053}
54int disable_interrupts (void)
55{
wdenk0ef49462004-03-15 09:00:01 +000056 return 0;
wdenkc8434db2003-03-26 06:55:25 +000057}
wdenk0ef49462004-03-15 09:00:01 +000058#endif
wdenkc8434db2003-03-26 06:55:25 +000059
60
wdenk0ef49462004-03-15 09:00:01 +000061void bad_mode (void)
wdenkc8434db2003-03-26 06:55:25 +000062{
wdenk0ef49462004-03-15 09:00:01 +000063 panic ("Resetting CPU ...\n");
64 reset_cpu (0);
wdenkc8434db2003-03-26 06:55:25 +000065}
66
wdenk0ef49462004-03-15 09:00:01 +000067void show_regs (struct pt_regs *regs)
wdenkc8434db2003-03-26 06:55:25 +000068{
wdenk0ef49462004-03-15 09:00:01 +000069 unsigned long flags;
70 const char *processor_modes[] = {
71 "USER_26", "FIQ_26", "IRQ_26", "SVC_26",
72 "UK4_26", "UK5_26", "UK6_26", "UK7_26",
73 "UK8_26", "UK9_26", "UK10_26", "UK11_26",
74 "UK12_26", "UK13_26", "UK14_26", "UK15_26",
75 "USER_32", "FIQ_32", "IRQ_32", "SVC_32",
76 "UK4_32", "UK5_32", "UK6_32", "ABT_32",
77 "UK8_32", "UK9_32", "UK10_32", "UND_32",
78 "UK12_32", "UK13_32", "UK14_32", "SYS_32",
79 };
wdenkc8434db2003-03-26 06:55:25 +000080
wdenk0ef49462004-03-15 09:00:01 +000081 flags = condition_codes (regs);
wdenkc8434db2003-03-26 06:55:25 +000082
wdenk0ef49462004-03-15 09:00:01 +000083 printf ("pc : [<%08lx>] lr : [<%08lx>]\n"
84 "sp : %08lx ip : %08lx fp : %08lx\n",
85 instruction_pointer (regs),
86 regs->ARM_lr, regs->ARM_sp, regs->ARM_ip, regs->ARM_fp);
87 printf ("r10: %08lx r9 : %08lx r8 : %08lx\n",
88 regs->ARM_r10, regs->ARM_r9, regs->ARM_r8);
89 printf ("r7 : %08lx r6 : %08lx r5 : %08lx r4 : %08lx\n",
90 regs->ARM_r7, regs->ARM_r6, regs->ARM_r5, regs->ARM_r4);
91 printf ("r3 : %08lx r2 : %08lx r1 : %08lx r0 : %08lx\n",
92 regs->ARM_r3, regs->ARM_r2, regs->ARM_r1, regs->ARM_r0);
93 printf ("Flags: %c%c%c%c",
94 flags & CC_N_BIT ? 'N' : 'n',
95 flags & CC_Z_BIT ? 'Z' : 'z',
96 flags & CC_C_BIT ? 'C' : 'c',
97 flags & CC_V_BIT ? 'V' : 'v');
98 printf (" IRQs %s FIQs %s Mode %s%s\n",
99 interrupts_enabled (regs) ? "on" : "off",
100 fast_interrupts_enabled (regs) ? "on" : "off",
101 processor_modes[processor_mode (regs)],
102 thumb_mode (regs) ? " (T)" : "");
wdenkc8434db2003-03-26 06:55:25 +0000103}
104
wdenk0ef49462004-03-15 09:00:01 +0000105void do_undefined_instruction (struct pt_regs *pt_regs)
wdenkc8434db2003-03-26 06:55:25 +0000106{
wdenk0ef49462004-03-15 09:00:01 +0000107 printf ("undefined instruction\n");
108 show_regs (pt_regs);
109 bad_mode ();
wdenkc8434db2003-03-26 06:55:25 +0000110}
111
wdenk0ef49462004-03-15 09:00:01 +0000112void do_software_interrupt (struct pt_regs *pt_regs)
wdenkc8434db2003-03-26 06:55:25 +0000113{
wdenk0ef49462004-03-15 09:00:01 +0000114 printf ("software interrupt\n");
115 show_regs (pt_regs);
116 bad_mode ();
wdenkc8434db2003-03-26 06:55:25 +0000117}
118
wdenk0ef49462004-03-15 09:00:01 +0000119void do_prefetch_abort (struct pt_regs *pt_regs)
wdenkc8434db2003-03-26 06:55:25 +0000120{
wdenk0ef49462004-03-15 09:00:01 +0000121 printf ("prefetch abort\n");
122 show_regs (pt_regs);
123 bad_mode ();
wdenkc8434db2003-03-26 06:55:25 +0000124}
125
wdenk0ef49462004-03-15 09:00:01 +0000126void do_data_abort (struct pt_regs *pt_regs)
wdenkc8434db2003-03-26 06:55:25 +0000127{
wdenk0ef49462004-03-15 09:00:01 +0000128 printf ("data abort\n");
129 show_regs (pt_regs);
130 bad_mode ();
wdenkc8434db2003-03-26 06:55:25 +0000131}
132
wdenk0ef49462004-03-15 09:00:01 +0000133void do_not_used (struct pt_regs *pt_regs)
wdenkc8434db2003-03-26 06:55:25 +0000134{
wdenk0ef49462004-03-15 09:00:01 +0000135 printf ("not used\n");
136 show_regs (pt_regs);
137 bad_mode ();
wdenkc8434db2003-03-26 06:55:25 +0000138}
139
wdenk0ef49462004-03-15 09:00:01 +0000140void do_fiq (struct pt_regs *pt_regs)
wdenkc8434db2003-03-26 06:55:25 +0000141{
wdenk0ef49462004-03-15 09:00:01 +0000142 printf ("fast interrupt request\n");
143 show_regs (pt_regs);
144 bad_mode ();
wdenkc8434db2003-03-26 06:55:25 +0000145}
146
wdenk0ef49462004-03-15 09:00:01 +0000147void do_irq (struct pt_regs *pt_regs)
wdenkc8434db2003-03-26 06:55:25 +0000148{
wdenk0ef49462004-03-15 09:00:01 +0000149 printf ("interrupt request\n");
150 show_regs (pt_regs);
151 bad_mode ();
wdenkc8434db2003-03-26 06:55:25 +0000152}
153
154static ulong timestamp;
155static ulong lastinc;
156
157int interrupt_init (void)
158{
159
wdenk0ef49462004-03-15 09:00:01 +0000160 tmr = AT91C_BASE_TC0;
161
162 /* enables TC1.0 clock */
163 *AT91C_PMC_PCER = 1 << AT91C_ID_TC0; /* enable clock */
wdenkc8434db2003-03-26 06:55:25 +0000164
wdenk0ef49462004-03-15 09:00:01 +0000165 *AT91C_TCB0_BCR = 0;
166 *AT91C_TCB0_BMR = AT91C_TCB_TC0XC0S_NONE | AT91C_TCB_TC1XC1S_NONE | AT91C_TCB_TC2XC2S_NONE;
167 tmr->TC_CCR = AT91C_TC_CLKDIS;
168 tmr->TC_CMR = AT91C_TC_TIMER_DIV1_CLOCK; /* set to MCLK/2 */
wdenkc8434db2003-03-26 06:55:25 +0000169
wdenk0ef49462004-03-15 09:00:01 +0000170 tmr->TC_IDR = ~0ul;
171 tmr->TC_RC = TIMER_LOAD_VAL;
172 lastinc = TIMER_LOAD_VAL;
173 tmr->TC_CCR = AT91C_TC_SWTRG | AT91C_TC_CLKEN;
174 timestamp = 0;
wdenkc8434db2003-03-26 06:55:25 +0000175
wdenk0ef49462004-03-15 09:00:01 +0000176 return (0);
wdenkc8434db2003-03-26 06:55:25 +0000177}
178
179/*
180 * timer without interrupts
181 */
182
wdenk0ef49462004-03-15 09:00:01 +0000183void reset_timer (void)
wdenkc8434db2003-03-26 06:55:25 +0000184{
wdenk0ef49462004-03-15 09:00:01 +0000185 reset_timer_masked ();
wdenkc8434db2003-03-26 06:55:25 +0000186}
187
188ulong get_timer (ulong base)
189{
wdenk0ef49462004-03-15 09:00:01 +0000190 return get_timer_masked () - base;
wdenkc8434db2003-03-26 06:55:25 +0000191}
192
193void set_timer (ulong t)
194{
wdenk0ef49462004-03-15 09:00:01 +0000195 timestamp = t;
wdenkc8434db2003-03-26 06:55:25 +0000196}
197
wdenk0ef49462004-03-15 09:00:01 +0000198void udelay (unsigned long usec)
wdenkc8434db2003-03-26 06:55:25 +0000199{
wdenk0ef49462004-03-15 09:00:01 +0000200 udelay_masked(usec);
wdenkc8434db2003-03-26 06:55:25 +0000201}
202
wdenk0ef49462004-03-15 09:00:01 +0000203void reset_timer_masked (void)
wdenkc8434db2003-03-26 06:55:25 +0000204{
wdenk0ef49462004-03-15 09:00:01 +0000205 /* reset time */
206 lastinc = READ_TIMER;
207 timestamp = 0;
wdenkc8434db2003-03-26 06:55:25 +0000208}
209
wdenk0ef49462004-03-15 09:00:01 +0000210ulong get_timer_masked (void)
wdenkc8434db2003-03-26 06:55:25 +0000211{
wdenk0ef49462004-03-15 09:00:01 +0000212 ulong now = READ_TIMER;
wdenkc8434db2003-03-26 06:55:25 +0000213
wdenk0ef49462004-03-15 09:00:01 +0000214 if (now >= lastinc) {
215 /* normal mode */
216 timestamp += now - lastinc;
217 } else {
218 /* we have an overflow ... */
219 timestamp += now + TIMER_LOAD_VAL - lastinc;
220 }
221 lastinc = now;
222
223 return timestamp;
wdenkc8434db2003-03-26 06:55:25 +0000224}
225
wdenk0ef49462004-03-15 09:00:01 +0000226void udelay_masked (unsigned long usec)
wdenkc8434db2003-03-26 06:55:25 +0000227{
wdenk0ef49462004-03-15 09:00:01 +0000228 ulong tmo;
229
230 tmo = usec / 1000;
231 tmo *= CFG_HZ;
232 tmo /= 1000;
233
234 reset_timer_masked ();
235
236 while (get_timer_masked () < tmo)
237 /*NOP*/;
238}
wdenkc8434db2003-03-26 06:55:25 +0000239
wdenk0ef49462004-03-15 09:00:01 +0000240/*
241 * This function is derived from PowerPC code (read timebase as long long).
242 * On ARM it just returns the timer value.
243 */
244unsigned long long get_ticks(void)
245{
246 return get_timer(0);
247}
wdenkc8434db2003-03-26 06:55:25 +0000248
wdenk0ef49462004-03-15 09:00:01 +0000249/*
250 * This function is derived from PowerPC code (timebase clock frequency).
251 * On ARM it returns the number of timer ticks per second.
252 */
253ulong get_tbclk (void)
254{
255 ulong tbclk;
wdenkc8434db2003-03-26 06:55:25 +0000256
wdenk0ef49462004-03-15 09:00:01 +0000257 tbclk = CFG_HZ;
258 return tbclk;
wdenkc8434db2003-03-26 06:55:25 +0000259}