blob: 926efbe6d71d134421cfdcc50bf85bdf72e66d5c [file] [log] [blame]
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +09001/*
2 * Configuation settings for the Renesas Technology R0P7785LC0011RL board
3 *
4 * Copyright (C) 2008 Yoshihiro Shimoda <shimoda.yoshihiro@renesas.com>
5 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +09007 */
8
9#ifndef __SH7785LCR_H
10#define __SH7785LCR_H
11
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +090012#define CONFIG_CPU_SH7785 1
13#define CONFIG_SH7785LCR 1
14
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +090015#define CONFIG_CMD_PCI
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +090016#define CONFIG_CMD_SDRAM
Nobuhiro Iwamatsu30439052010-12-08 14:00:24 +090017#define CONFIG_CMD_SH_ZIMAGEBOOT
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +090018
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +090019#define CONFIG_DOS_PARTITION
20#define CONFIG_MAC_PARTITION
21
22#define CONFIG_BAUDRATE 115200
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +090023#define CONFIG_BOOTARGS "console=ttySC1,115200 root=/dev/nfs ip=dhcp"
24
25#define CONFIG_EXTRA_ENV_SETTINGS \
26 "bootdevice=0:1\0" \
27 "usbload=usb reset;usbboot;usb stop;bootm\0"
28
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +090029#undef CONFIG_SHOW_BOOT_PROGRESS
30
31/* MEMORY */
Yoshihiro Shimoda22dc9ec2009-03-03 15:11:17 +090032#if defined(CONFIG_SH_32BIT)
Nobuhiro Iwamatsu2efe42b2011-01-17 21:02:16 +090033#define CONFIG_SYS_TEXT_BASE 0x8FF80000
Nobuhiro Iwamatsuf0eb8152010-10-05 16:58:05 +090034/* 0x40000000 - 0x47FFFFFF does not use */
35#define CONFIG_SH_SDRAM_OFFSET (0x8000000)
36#define SH7785LCR_SDRAM_PHYS_BASE (0x40000000 + CONFIG_SH_SDRAM_OFFSET)
37#define SH7785LCR_SDRAM_BASE (0x80000000 + CONFIG_SH_SDRAM_OFFSET)
Yoshihiro Shimoda22dc9ec2009-03-03 15:11:17 +090038#define SH7785LCR_SDRAM_SIZE (384 * 1024 * 1024)
39#define SH7785LCR_FLASH_BASE_1 (0xa0000000)
40#define SH7785LCR_FLASH_BANK_SIZE (64 * 1024 * 1024)
41#define SH7785LCR_USB_BASE (0xa6000000)
42#else
Nobuhiro Iwamatsu2efe42b2011-01-17 21:02:16 +090043#define CONFIG_SYS_TEXT_BASE 0x0FF80000
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +090044#define SH7785LCR_SDRAM_BASE (0x08000000)
45#define SH7785LCR_SDRAM_SIZE (128 * 1024 * 1024)
46#define SH7785LCR_FLASH_BASE_1 (0xa0000000)
47#define SH7785LCR_FLASH_BANK_SIZE (64 * 1024 * 1024)
48#define SH7785LCR_USB_BASE (0xb4000000)
Yoshihiro Shimoda22dc9ec2009-03-03 15:11:17 +090049#endif
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +090050
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020051#define CONFIG_SYS_LONGHELP
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020052#define CONFIG_SYS_CBSIZE 256
53#define CONFIG_SYS_PBSIZE 256
54#define CONFIG_SYS_MAXARGS 16
55#define CONFIG_SYS_BARGSIZE 512
56#define CONFIG_SYS_BAUDRATE_TABLE { 115200 }
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +090057
58/* SCIF */
Nobuhiro Iwamatsu85603f42008-08-28 14:53:31 +090059#define CONFIG_SCIF_CONSOLE 1
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +090060#define CONFIG_CONS_SCIF1 1
61#define CONFIG_SCIF_EXT_CLOCK 1
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +090062
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020063#define CONFIG_SYS_MEMTEST_START (SH7785LCR_SDRAM_BASE)
64#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + \
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +090065 (SH7785LCR_SDRAM_SIZE) - \
66 4 * 1024 * 1024)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020067#undef CONFIG_SYS_ALT_MEMTEST
68#undef CONFIG_SYS_MEMTEST_SCRATCH
69#undef CONFIG_SYS_LOADS_BAUD_CHANGE
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +090070
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020071#define CONFIG_SYS_SDRAM_BASE (SH7785LCR_SDRAM_BASE)
72#define CONFIG_SYS_SDRAM_SIZE (SH7785LCR_SDRAM_SIZE)
73#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 16 * 1024 * 1024)
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +090074
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020075#define CONFIG_SYS_MONITOR_BASE (SH7785LCR_FLASH_BASE_1)
76#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
77#define CONFIG_SYS_MALLOC_LEN (512 * 1024)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020078#define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +090079
80/* FLASH */
Nobuhiro Iwamatsu85603f42008-08-28 14:53:31 +090081#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020082#define CONFIG_SYS_FLASH_CFI
83#undef CONFIG_SYS_FLASH_QUIET_TEST
84#define CONFIG_SYS_FLASH_EMPTY_INFO
85#define CONFIG_SYS_FLASH_BASE (SH7785LCR_FLASH_BASE_1)
86#define CONFIG_SYS_MAX_FLASH_SECT 512
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +090087
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020088#define CONFIG_SYS_MAX_FLASH_BANKS 1
89#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE + \
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +090090 (0 * SH7785LCR_FLASH_BANK_SIZE) }
91
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020092#define CONFIG_SYS_FLASH_ERASE_TOUT (3 * 1000)
93#define CONFIG_SYS_FLASH_WRITE_TOUT (3 * 1000)
94#define CONFIG_SYS_FLASH_LOCK_TOUT (3 * 1000)
95#define CONFIG_SYS_FLASH_UNLOCK_TOUT (3 * 1000)
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +090096
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020097#undef CONFIG_SYS_FLASH_PROTECTION
98#undef CONFIG_SYS_DIRECT_FLASH_TFTP
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +090099
100/* R8A66597 */
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +0900101#define CONFIG_USB_R8A66597_HCD
102#define CONFIG_R8A66597_BASE_ADDR SH7785LCR_USB_BASE
103#define CONFIG_R8A66597_XTAL 0x0000 /* 12MHz */
104#define CONFIG_R8A66597_LDRV 0x8000 /* 3.3V */
105#define CONFIG_R8A66597_ENDIAN 0x0000 /* little */
106
107/* PCI Controller */
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +0900108#define CONFIG_SH4_PCI
109#define CONFIG_SH7780_PCI
Yoshihiro Shimoda22dc9ec2009-03-03 15:11:17 +0900110#if defined(CONFIG_SH_32BIT)
111#define CONFIG_SH7780_PCI_LSR 0x1ff00001
112#define CONFIG_SH7780_PCI_LAR 0x5f000000
113#define CONFIG_SH7780_PCI_BAR 0x5f000000
114#else
Yoshihiro Shimoda30e055b2009-02-25 14:26:42 +0900115#define CONFIG_SH7780_PCI_LSR 0x07f00001
116#define CONFIG_SH7780_PCI_LAR CONFIG_SYS_SDRAM_SIZE
117#define CONFIG_SH7780_PCI_BAR CONFIG_SYS_SDRAM_SIZE
Yoshihiro Shimoda22dc9ec2009-03-03 15:11:17 +0900118#endif
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +0900119#define CONFIG_PCI_SCAN_SHOW 1
120
121#define CONFIG_PCI_MEM_BUS 0xFD000000 /* Memory space base addr */
122#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
123#define CONFIG_PCI_MEM_SIZE 0x01000000 /* Size of Memory window */
124
125#define CONFIG_PCI_IO_BUS 0xFE200000 /* IO space base address */
126#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
127#define CONFIG_PCI_IO_SIZE 0x00200000 /* Size of IO window */
128
Yoshihiro Shimoda22dc9ec2009-03-03 15:11:17 +0900129#if defined(CONFIG_SH_32BIT)
130#define CONFIG_PCI_SYS_PHYS SH7785LCR_SDRAM_PHYS_BASE
131#else
Yoshihiro Shimodaf9fc4402009-02-25 14:26:55 +0900132#define CONFIG_PCI_SYS_PHYS CONFIG_SYS_SDRAM_BASE
Yoshihiro Shimoda22dc9ec2009-03-03 15:11:17 +0900133#endif
134#define CONFIG_PCI_SYS_BUS CONFIG_SYS_SDRAM_BASE
Yoshihiro Shimodaf9fc4402009-02-25 14:26:55 +0900135#define CONFIG_PCI_SYS_SIZE CONFIG_SYS_SDRAM_SIZE
136
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +0900137/* ENV setting */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200138#define CONFIG_ENV_IS_IN_FLASH
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +0900139#define CONFIG_ENV_OVERWRITE 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200140#define CONFIG_ENV_SECT_SIZE (256 * 1024)
141#define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200142#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
143#define CONFIG_ENV_OFFSET (CONFIG_ENV_ADDR - CONFIG_SYS_FLASH_BASE)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200144#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SECT_SIZE)
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +0900145
146/* Board Clock */
147/* The SCIF used external clock. system clock only used timer. */
148#define CONFIG_SYS_CLK_FREQ 50000000
Nobuhiro Iwamatsue6984492013-08-21 16:11:21 +0900149#define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
150#define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
Jean-Christophe PLAGNIOL-VILLARD32e6acc2009-06-04 12:06:48 +0200151#define CONFIG_SYS_TMU_CLK_DIV 4
Nobuhiro Iwamatsu52f73c02008-08-31 22:45:08 +0900152
153#endif /* __SH7785LCR_H */