Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 1 | /* |
Marek Vasut | d4a4db1 | 2014-09-08 14:08:45 +0200 | [diff] [blame^] | 2 | * Copyright (C) 2012 Altera Corporation <www.altera.com> |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 3 | * |
Wolfgang Denk | d79de1d | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 4 | * SPDX-License-Identifier: GPL-2.0+ |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 5 | */ |
Marek Vasut | d4a4db1 | 2014-09-08 14:08:45 +0200 | [diff] [blame^] | 6 | #ifndef __CONFIG_SOCFPGA_CYCLONE5_COMMON_H__ |
| 7 | #define __CONFIG_SOCFPGA_CYCLONE5_COMMON_H__ |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 8 | |
| 9 | #include <asm/arch/socfpga_base_addrs.h> |
Chin Liang See | 70fa4e7 | 2013-09-11 11:24:48 -0500 | [diff] [blame] | 10 | #include "../../board/altera/socfpga/pinmux_config.h" |
Chin Liang See | 6355024 | 2014-06-10 01:17:42 -0500 | [diff] [blame] | 11 | #include "../../board/altera/socfpga/iocsr_config.h" |
Chin Liang See | cb35060 | 2014-03-04 22:13:53 -0600 | [diff] [blame] | 12 | #include "../../board/altera/socfpga/pll_config.h" |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 13 | |
Marek Vasut | d4a4db1 | 2014-09-08 14:08:45 +0200 | [diff] [blame^] | 14 | #define CONFIG_SYS_GENERIC_BOARD |
| 15 | |
Chin Liang See | 9cd1204 | 2013-08-07 10:06:56 -0500 | [diff] [blame] | 16 | /* Virtual target or real hardware */ |
Chin Liang See | 112cb0d | 2014-07-22 04:28:35 -0500 | [diff] [blame] | 17 | #undef CONFIG_SOCFPGA_VIRTUAL_TARGET |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 18 | |
| 19 | #define CONFIG_ARMV7 |
Marek Vasut | d4a4db1 | 2014-09-08 14:08:45 +0200 | [diff] [blame^] | 20 | #define CONFIG_SYS_THUMB_BUILD |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 21 | |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 22 | #define CONFIG_SOCFPGA |
| 23 | |
Marek Vasut | d4a4db1 | 2014-09-08 14:08:45 +0200 | [diff] [blame^] | 24 | /* U-Boot Commands */ |
| 25 | #define CONFIG_SYS_NO_FLASH |
| 26 | #include <config_cmd_default.h> |
| 27 | #define CONFIG_DOS_PARTITION |
| 28 | #define CONFIG_FAT_WRITE |
| 29 | #define CONFIG_HW_WATCHDOG |
Marek Vasut | bd279e3 | 2014-09-15 01:27:57 +0200 | [diff] [blame] | 30 | |
Marek Vasut | d4a4db1 | 2014-09-08 14:08:45 +0200 | [diff] [blame^] | 31 | #define CONFIG_CMD_ASKENV |
| 32 | #define CONFIG_CMD_BOOTZ |
| 33 | #define CONFIG_CMD_CACHE |
| 34 | #define CONFIG_CMD_DHCP |
| 35 | #define CONFIG_CMD_EXT4 |
| 36 | #define CONFIG_CMD_EXT4_WRITE |
| 37 | #define CONFIG_CMD_FAT |
| 38 | #define CONFIG_CMD_FPGA |
| 39 | #define CONFIG_CMD_GREPENV |
| 40 | #define CONFIG_CMD_MII |
| 41 | #define CONFIG_CMD_MMC |
| 42 | #define CONFIG_CMD_NET |
| 43 | #define CONFIG_CMD_PING |
| 44 | #define CONFIG_CMD_SETEXPR |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 45 | |
Marek Vasut | d4a4db1 | 2014-09-08 14:08:45 +0200 | [diff] [blame^] | 46 | #define CONFIG_REGEX /* Enable regular expression support */ |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 47 | |
| 48 | /* |
Marek Vasut | d4a4db1 | 2014-09-08 14:08:45 +0200 | [diff] [blame^] | 49 | * High level configuration |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 50 | */ |
| 51 | #define CONFIG_DISPLAY_CPUINFO |
| 52 | #define CONFIG_DISPLAY_BOARDINFO |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 53 | #define CONFIG_BOARD_EARLY_INIT_F |
Marek Vasut | d4a4db1 | 2014-09-08 14:08:45 +0200 | [diff] [blame^] | 54 | #define CONFIG_MISC_INIT_R |
| 55 | #define CONFIG_SYS_NO_FLASH |
| 56 | #define CONFIG_CLOCKS |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 57 | |
Marek Vasut | d4a4db1 | 2014-09-08 14:08:45 +0200 | [diff] [blame^] | 58 | #define CONFIG_FIT |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 59 | #define CONFIG_OF_LIBFDT |
Marek Vasut | d4a4db1 | 2014-09-08 14:08:45 +0200 | [diff] [blame^] | 60 | #define CONFIG_SYS_BOOTMAPSZ (64 * 1024 * 1024) |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 61 | |
Marek Vasut | d4a4db1 | 2014-09-08 14:08:45 +0200 | [diff] [blame^] | 62 | #define CONFIG_TIMESTAMP /* Print image info with timestamp */ |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 63 | |
| 64 | /* |
Marek Vasut | d4a4db1 | 2014-09-08 14:08:45 +0200 | [diff] [blame^] | 65 | * Memory configurations |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 66 | */ |
Marek Vasut | d4a4db1 | 2014-09-08 14:08:45 +0200 | [diff] [blame^] | 67 | #define PHYS_SDRAM_1_SIZE 0x40000000 /* 1GiB on SoCDK */ |
| 68 | #define CONFIG_NR_DRAM_BANKS 1 |
| 69 | #define PHYS_SDRAM_1 0x0 |
| 70 | #define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024) |
| 71 | #define CONFIG_SYS_MEMTEST_START PHYS_SDRAM_1 |
| 72 | #define CONFIG_SYS_MEMTEST_END PHYS_SDRAM_1_SIZE |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 73 | |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 74 | #define CONFIG_SYS_INIT_RAM_ADDR 0xFFFF0000 |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 75 | #define CONFIG_SYS_INIT_RAM_SIZE (0x10000 - 0x100) |
Marek Vasut | d4a4db1 | 2014-09-08 14:08:45 +0200 | [diff] [blame^] | 76 | #define CONFIG_SYS_INIT_SP_ADDR \ |
| 77 | (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_RAM_SIZE - \ |
| 78 | GENERATED_GBL_DATA_SIZE) |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 79 | |
Marek Vasut | d4a4db1 | 2014-09-08 14:08:45 +0200 | [diff] [blame^] | 80 | #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 |
| 81 | #ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET |
| 82 | #define CONFIG_SYS_TEXT_BASE 0x08000040 |
| 83 | #else |
| 84 | #define CONFIG_SYS_TEXT_BASE 0x01000040 |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 85 | #endif |
| 86 | |
Marek Vasut | d4a4db1 | 2014-09-08 14:08:45 +0200 | [diff] [blame^] | 87 | /* Booting Linux */ |
| 88 | #define CONFIG_BOOTDELAY 3 |
| 89 | #define CONFIG_BOOTFILE "zImage" |
| 90 | #define CONFIG_BOOTARGS "console=ttyS0" __stringify(CONFIG_BAUDRATE) |
Chin Liang See | 4a6a228 | 2014-09-19 05:33:19 -0500 | [diff] [blame] | 91 | #ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET |
Marek Vasut | d4a4db1 | 2014-09-08 14:08:45 +0200 | [diff] [blame^] | 92 | #define CONFIG_BOOTCOMMAND "run ramboot" |
Chin Liang See | 4a6a228 | 2014-09-19 05:33:19 -0500 | [diff] [blame] | 93 | #else |
Marek Vasut | d4a4db1 | 2014-09-08 14:08:45 +0200 | [diff] [blame^] | 94 | #define CONFIG_BOOTCOMMAND "run mmcload; run mmcboot" |
Chin Liang See | 4a6a228 | 2014-09-19 05:33:19 -0500 | [diff] [blame] | 95 | #endif |
Marek Vasut | d4a4db1 | 2014-09-08 14:08:45 +0200 | [diff] [blame^] | 96 | #define CONFIG_LOADADDR 0x8000 |
| 97 | #define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 98 | |
| 99 | /* |
Marek Vasut | d4a4db1 | 2014-09-08 14:08:45 +0200 | [diff] [blame^] | 100 | * U-Boot general configurations |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 101 | */ |
Marek Vasut | d4a4db1 | 2014-09-08 14:08:45 +0200 | [diff] [blame^] | 102 | #define CONFIG_SYS_LONGHELP |
| 103 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O buffer size */ |
| 104 | #define CONFIG_SYS_PBSIZE \ |
| 105 | (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) |
| 106 | /* Print buffer size */ |
| 107 | #define CONFIG_SYS_MAXARGS 32 /* Max number of command args */ |
| 108 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE |
| 109 | /* Boot argument buffer size */ |
| 110 | #define CONFIG_VERSION_VARIABLE /* U-BOOT version */ |
| 111 | #define CONFIG_AUTO_COMPLETE /* Command auto complete */ |
| 112 | #define CONFIG_CMDLINE_EDITING /* Command history etc */ |
| 113 | #define CONFIG_SYS_HUSH_PARSER |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 114 | |
| 115 | /* |
Marek Vasut | d4a4db1 | 2014-09-08 14:08:45 +0200 | [diff] [blame^] | 116 | * Cache |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 117 | */ |
Marek Vasut | d4a4db1 | 2014-09-08 14:08:45 +0200 | [diff] [blame^] | 118 | #define CONFIG_SYS_ARM_CACHE_WRITEALLOC |
| 119 | #define CONFIG_SYS_CACHELINE_SIZE 32 |
| 120 | #define CONFIG_SYS_L2_PL310 |
| 121 | #define CONFIG_SYS_PL310_BASE SOCFPGA_MPUL2_ADDRESS |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 122 | |
| 123 | /* |
Marek Vasut | d4a4db1 | 2014-09-08 14:08:45 +0200 | [diff] [blame^] | 124 | * Ethernet on SoC (EMAC) |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 125 | */ |
Marek Vasut | d4a4db1 | 2014-09-08 14:08:45 +0200 | [diff] [blame^] | 126 | #if defined(CONFIG_CMD_NET) && !defined(CONFIG_SOCFPGA_VIRTUAL_TARGET) |
| 127 | #define CONFIG_DESIGNWARE_ETH |
| 128 | #define CONFIG_NET_MULTI |
| 129 | #define CONFIG_DW_ALTDESCRIPTOR |
| 130 | #define CONFIG_MII |
| 131 | #define CONFIG_AUTONEG_TIMEOUT (15 * CONFIG_SYS_HZ) |
| 132 | #define CONFIG_PHYLIB |
| 133 | #define CONFIG_PHY_GIGE |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 134 | |
Marek Vasut | d4a4db1 | 2014-09-08 14:08:45 +0200 | [diff] [blame^] | 135 | #define CONFIG_EMAC_BASE SOCFPGA_EMAC0_ADDRESS |
| 136 | #define CONFIG_PHY_INTERFACE_MODE PHY_INTERFACE_MODE_RGMII |
| 137 | #define CONFIG_EPHY0_PHY_ADDR 0 |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 138 | |
Marek Vasut | d4a4db1 | 2014-09-08 14:08:45 +0200 | [diff] [blame^] | 139 | /* PHY */ |
| 140 | #define CONFIG_EPHY1_PHY_ADDR 4 |
| 141 | #define CONFIG_PHY_MICREL |
| 142 | #define CONFIG_PHY_MICREL_KSZ9021 |
| 143 | #define CONFIG_KSZ9021_CLK_SKEW_ENV "micrel-ksz9021-clk-skew" |
| 144 | #define CONFIG_KSZ9021_CLK_SKEW_VAL 0xf0f0 |
| 145 | #define CONFIG_KSZ9021_DATA_SKEW_ENV "micrel-ksz9021-data-skew" |
| 146 | #define CONFIG_KSZ9021_DATA_SKEW_VAL 0x0 |
| 147 | |
Chin Liang See | 9cd1204 | 2013-08-07 10:06:56 -0500 | [diff] [blame] | 148 | #endif |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 149 | |
| 150 | /* |
Marek Vasut | d4a4db1 | 2014-09-08 14:08:45 +0200 | [diff] [blame^] | 151 | * FPGA Driver |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 152 | */ |
Marek Vasut | d4a4db1 | 2014-09-08 14:08:45 +0200 | [diff] [blame^] | 153 | #ifdef CONFIG_CMD_FPGA |
| 154 | #define CONFIG_FPGA |
| 155 | #define CONFIG_FPGA_ALTERA |
| 156 | #define CONFIG_FPGA_SOCFPGA |
| 157 | #define CONFIG_FPGA_COUNT 1 |
| 158 | #endif |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 159 | |
| 160 | /* |
| 161 | * L4 OSC1 Timer 0 |
| 162 | */ |
Marek Vasut | d4a4db1 | 2014-09-08 14:08:45 +0200 | [diff] [blame^] | 163 | /* This timer uses eosc1, whose clock frequency is fixed at any condition. */ |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 164 | #define CONFIG_SYS_TIMERBASE SOCFPGA_OSC1TIMER0_ADDRESS |
Marek Vasut | d4a4db1 | 2014-09-08 14:08:45 +0200 | [diff] [blame^] | 165 | #define CONFIG_SYS_TIMER_COUNTS_DOWN |
| 166 | #define CONFIG_SYS_TIMER_COUNTER (CONFIG_SYS_TIMERBASE + 0x4) |
Chin Liang See | 9cd1204 | 2013-08-07 10:06:56 -0500 | [diff] [blame] | 167 | #ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET |
Rob Herring | 55d2326 | 2013-10-04 10:22:46 -0500 | [diff] [blame] | 168 | #define CONFIG_SYS_TIMER_RATE 2400000 |
Chin Liang See | 9cd1204 | 2013-08-07 10:06:56 -0500 | [diff] [blame] | 169 | #else |
Rob Herring | 55d2326 | 2013-10-04 10:22:46 -0500 | [diff] [blame] | 170 | #define CONFIG_SYS_TIMER_RATE 25000000 |
Chin Liang See | 9cd1204 | 2013-08-07 10:06:56 -0500 | [diff] [blame] | 171 | #endif |
Pavel Machek | ce340e9 | 2014-07-14 14:14:17 +0200 | [diff] [blame] | 172 | |
Pavel Machek | ce340e9 | 2014-07-14 14:14:17 +0200 | [diff] [blame] | 173 | /* |
Chin Liang See | 561c9d4 | 2014-06-10 01:11:04 -0500 | [diff] [blame] | 174 | * L4 Watchdog |
| 175 | */ |
Marek Vasut | d4a4db1 | 2014-09-08 14:08:45 +0200 | [diff] [blame^] | 176 | #ifdef CONFIG_HW_WATCHDOG |
Chin Liang See | 561c9d4 | 2014-06-10 01:11:04 -0500 | [diff] [blame] | 177 | #define CONFIG_DESIGNWARE_WATCHDOG |
| 178 | #define CONFIG_DW_WDT_BASE SOCFPGA_L4WD0_ADDRESS |
Chin Liang See | 561c9d4 | 2014-06-10 01:11:04 -0500 | [diff] [blame] | 179 | #define CONFIG_DW_WDT_CLOCK_KHZ 25000 |
Marek Vasut | d4a4db1 | 2014-09-08 14:08:45 +0200 | [diff] [blame^] | 180 | #define CONFIG_HW_WATCHDOG_TIMEOUT_MS 12000 |
| 181 | #endif |
Chin Liang See | 561c9d4 | 2014-06-10 01:11:04 -0500 | [diff] [blame] | 182 | |
Chin Liang See | b2dde13 | 2014-09-19 04:28:23 -0500 | [diff] [blame] | 183 | /* |
Marek Vasut | d4a4db1 | 2014-09-08 14:08:45 +0200 | [diff] [blame^] | 184 | * MMC Driver |
Chin Liang See | b2dde13 | 2014-09-19 04:28:23 -0500 | [diff] [blame] | 185 | */ |
Marek Vasut | d4a4db1 | 2014-09-08 14:08:45 +0200 | [diff] [blame^] | 186 | #ifdef CONFIG_CMD_MMC |
Chin Liang See | b2dde13 | 2014-09-19 04:28:23 -0500 | [diff] [blame] | 187 | #define CONFIG_MMC |
Chin Liang See | b2dde13 | 2014-09-19 04:28:23 -0500 | [diff] [blame] | 188 | #define CONFIG_BOUNCE_BUFFER |
Chin Liang See | b2dde13 | 2014-09-19 04:28:23 -0500 | [diff] [blame] | 189 | #define CONFIG_GENERIC_MMC |
| 190 | #define CONFIG_DWMMC |
| 191 | #define CONFIG_SOCFPGA_DWMMC |
| 192 | #define CONFIG_SOCFPGA_DWMMC_FIFO_DEPTH 1024 |
| 193 | #define CONFIG_SOCFPGA_DWMMC_DRVSEL 3 |
| 194 | #define CONFIG_SOCFPGA_DWMMC_SMPSEL 0 |
Marek Vasut | d4a4db1 | 2014-09-08 14:08:45 +0200 | [diff] [blame^] | 195 | /* FIXME */ |
Chin Liang See | b2dde13 | 2014-09-19 04:28:23 -0500 | [diff] [blame] | 196 | /* using smaller max blk cnt to avoid flooding the limited stack we have */ |
Marek Vasut | d4a4db1 | 2014-09-08 14:08:45 +0200 | [diff] [blame^] | 197 | #define CONFIG_SYS_MMC_MAX_BLK_COUNT 256 /* FIXME -- SPL only? */ |
| 198 | #endif |
Chin Liang See | 561c9d4 | 2014-06-10 01:11:04 -0500 | [diff] [blame] | 199 | |
| 200 | /* |
Marek Vasut | d4a4db1 | 2014-09-08 14:08:45 +0200 | [diff] [blame^] | 201 | * Serial Driver |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 202 | */ |
Marek Vasut | d4a4db1 | 2014-09-08 14:08:45 +0200 | [diff] [blame^] | 203 | #define CONFIG_SYS_NS16550 |
| 204 | #define CONFIG_SYS_NS16550_SERIAL |
| 205 | #define CONFIG_SYS_NS16550_REG_SIZE -4 |
| 206 | #define CONFIG_SYS_NS16550_COM1 SOCFPGA_UART0_ADDRESS |
| 207 | #ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET |
| 208 | #define CONFIG_SYS_NS16550_CLK 1000000 |
| 209 | #else |
| 210 | #define CONFIG_SYS_NS16550_CLK 100000000 |
| 211 | #endif |
| 212 | #define CONFIG_CONS_INDEX 1 |
| 213 | #define CONFIG_BAUDRATE 115200 |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 214 | |
Marek Vasut | d4a4db1 | 2014-09-08 14:08:45 +0200 | [diff] [blame^] | 215 | /* |
| 216 | * USB |
| 217 | * Ungate USB: |
| 218 | * mw 0xffd05014 0x01bef032 |
| 219 | */ |
| 220 | #ifdef CONFIG_CMD_USB |
| 221 | #define CONFIG_USB_DWC2_OTG |
| 222 | /*#define CONFIG_USB_DWC2_REG_ADDR 0xffb00000*/ |
| 223 | #define CONFIG_USB_DWC2_REG_ADDR 0xffb40000 |
| 224 | #define CONFIG_USB_STORAGE |
| 225 | #endif |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 226 | |
Marek Vasut | d4a4db1 | 2014-09-08 14:08:45 +0200 | [diff] [blame^] | 227 | /* |
| 228 | * U-Boot environment |
| 229 | */ |
| 230 | #define CONFIG_SYS_CONSOLE_IS_IN_ENV |
| 231 | #define CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE |
| 232 | #define CONFIG_SYS_CONSOLE_ENV_OVERWRITE |
| 233 | #define CONFIG_ENV_IS_NOWHERE |
| 234 | #define CONFIG_ENV_SIZE 4096 |
| 235 | #define CONFIG_HOSTNAME socfpga_cyclone5 |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 236 | |
Marek Vasut | d4a4db1 | 2014-09-08 14:08:45 +0200 | [diff] [blame^] | 237 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 238 | "verify=n\0" \ |
| 239 | "loadaddr= " __stringify(CONFIG_SYS_LOAD_ADDR) "\0" \ |
| 240 | "ramboot=setenv bootargs " CONFIG_BOOTARGS ";" \ |
| 241 | "bootm ${loadaddr} - ${fdt_addr}\0" \ |
| 242 | "bootimage=zImage\0" \ |
| 243 | "fdt_addr=100\0" \ |
| 244 | "fdtimage=socfpga.dtb\0" \ |
| 245 | "fsloadcmd=ext2load\0" \ |
| 246 | "bootm ${loadaddr} - ${fdt_addr}\0" \ |
| 247 | "mmcroot=/dev/mmcblk0p2\0" \ |
| 248 | "mmcboot=setenv bootargs " CONFIG_BOOTARGS \ |
| 249 | " root=${mmcroot} rw rootwait;" \ |
| 250 | "bootz ${loadaddr} - ${fdt_addr}\0" \ |
| 251 | "mmcload=mmc rescan;" \ |
| 252 | "fatload mmc 0:1 ${loadaddr} ${bootimage};" \ |
| 253 | "fatload mmc 0:1 ${fdt_addr} ${fdtimage}\0" \ |
| 254 | "qspiroot=/dev/mtdblock0\0" \ |
| 255 | "qspirootfstype=jffs2\0" \ |
| 256 | "qspiboot=setenv bootargs " CONFIG_BOOTARGS \ |
| 257 | " root=${qspiroot} rw rootfstype=${qspirootfstype};"\ |
| 258 | "bootm ${loadaddr} - ${fdt_addr}\0" |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 259 | |
Marek Vasut | d4a4db1 | 2014-09-08 14:08:45 +0200 | [diff] [blame^] | 260 | /* |
| 261 | * SPL |
| 262 | */ |
| 263 | #define CONFIG_SPL_FRAMEWORK |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 264 | #define CONFIG_SPL_BOARD_INIT |
Marek Vasut | d4a4db1 | 2014-09-08 14:08:45 +0200 | [diff] [blame^] | 265 | #define CONFIG_SPL_RAM_DEVICE |
| 266 | #define CONFIG_SPL_TEXT_BASE 0xFFFF0000 |
| 267 | #define CONFIG_SPL_STACK CONFIG_SYS_INIT_SP_ADDR |
| 268 | #define CONFIG_SPL_STACK_SIZE (4 * 1024) |
| 269 | #define CONFIG_SPL_MALLOC_SIZE (5 * 1024) /* FIXME */ |
| 270 | #define CONFIG_SYS_SPL_MALLOC_START ((unsigned long) (&__malloc_start)) |
| 271 | #define CONFIG_SYS_SPL_MALLOC_SIZE (&__malloc_end - &__malloc_start) |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 272 | |
Marek Vasut | d4a4db1 | 2014-09-08 14:08:45 +0200 | [diff] [blame^] | 273 | #define CHUNKSZ_CRC32 (1 * 1024) /* FIXME: ewww */ |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 274 | #define CONFIG_CRC32_VERIFY |
| 275 | |
| 276 | /* Linker script for SPL */ |
Marek Vasut | d4a4db1 | 2014-09-08 14:08:45 +0200 | [diff] [blame^] | 277 | #define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv7/socfpga/u-boot-spl.lds" |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 278 | |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 279 | #define CONFIG_SPL_LIBCOMMON_SUPPORT |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 280 | #define CONFIG_SPL_LIBGENERIC_SUPPORT |
Chin Liang See | 561c9d4 | 2014-06-10 01:11:04 -0500 | [diff] [blame] | 281 | #define CONFIG_SPL_WATCHDOG_SUPPORT |
Marek Vasut | d4a4db1 | 2014-09-08 14:08:45 +0200 | [diff] [blame^] | 282 | #define CONFIG_SPL_SERIAL_SUPPORT |
| 283 | |
| 284 | #ifdef CONFIG_SPL_BUILD |
| 285 | #undef CONFIG_PARTITIONS |
| 286 | #endif |
Chin Liang See | 561c9d4 | 2014-06-10 01:11:04 -0500 | [diff] [blame] | 287 | |
Marek Vasut | d4a4db1 | 2014-09-08 14:08:45 +0200 | [diff] [blame^] | 288 | #endif /* __CONFIG_SOCFPGA_CYCLONE5_COMMON_H__ */ |