blob: b6c7cabc9a3dbaeb6a3a976c6f2f86fa02fe1916 [file] [log] [blame]
Tom Warren41b68382011-01-27 10:58:05 +00001/*
Tom Warrenab0cc6b2015-03-04 16:36:00 -07002 * (C) Copyright 2010-2015
Tom Warren41b68382011-01-27 10:58:05 +00003 * NVIDIA Corporation <www.nvidia.com>
4 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
Tom Warren41b68382011-01-27 10:58:05 +00006 */
7
Tom Warrenab371962012-09-19 15:50:56 -07008#ifndef _TEGRA_H_
9#define _TEGRA_H_
Tom Warren41b68382011-01-27 10:58:05 +000010
Tom Warren112a1882011-04-14 12:18:06 +000011#define NV_PA_ARM_PERIPHBASE 0x50040000
12#define NV_PA_PG_UP_BASE 0x60000000
Tom Warren41b68382011-01-27 10:58:05 +000013#define NV_PA_TMRUS_BASE 0x60005010
14#define NV_PA_CLK_RST_BASE 0x60006000
Tom Warren112a1882011-04-14 12:18:06 +000015#define NV_PA_FLOW_BASE 0x60007000
Tom Warren80205862011-04-14 12:09:40 +000016#define NV_PA_GPIO_BASE 0x6000D000
Tom Warren112a1882011-04-14 12:18:06 +000017#define NV_PA_EVP_BASE 0x6000F000
Tom Warren41b68382011-01-27 10:58:05 +000018#define NV_PA_APB_MISC_BASE 0x70000000
Tom Warren22562a42012-09-04 17:00:24 -070019#define NV_PA_APB_MISC_GP_BASE (NV_PA_APB_MISC_BASE + 0x0800)
Tom Warren41b68382011-01-27 10:58:05 +000020#define NV_PA_APB_UARTA_BASE (NV_PA_APB_MISC_BASE + 0x6000)
21#define NV_PA_APB_UARTB_BASE (NV_PA_APB_MISC_BASE + 0x6040)
22#define NV_PA_APB_UARTC_BASE (NV_PA_APB_MISC_BASE + 0x6200)
23#define NV_PA_APB_UARTD_BASE (NV_PA_APB_MISC_BASE + 0x6300)
24#define NV_PA_APB_UARTE_BASE (NV_PA_APB_MISC_BASE + 0x6400)
Tom Warren22562a42012-09-04 17:00:24 -070025#define NV_PA_NAND_BASE (NV_PA_APB_MISC_BASE + 0x8000)
26#define NV_PA_SPI_BASE (NV_PA_APB_MISC_BASE + 0xC380)
Allen Martin463afbc2013-01-29 13:51:27 +000027#define NV_PA_SLINK1_BASE (NV_PA_APB_MISC_BASE + 0xD400)
28#define NV_PA_SLINK2_BASE (NV_PA_APB_MISC_BASE + 0xD600)
29#define NV_PA_SLINK3_BASE (NV_PA_APB_MISC_BASE + 0xD800)
30#define NV_PA_SLINK4_BASE (NV_PA_APB_MISC_BASE + 0xDA00)
31#define NV_PA_SLINK5_BASE (NV_PA_APB_MISC_BASE + 0xDC00)
32#define NV_PA_SLINK6_BASE (NV_PA_APB_MISC_BASE + 0xDE00)
Tom Warrenab371962012-09-19 15:50:56 -070033#define TEGRA_DVC_BASE (NV_PA_APB_MISC_BASE + 0xD000)
Tom Warren22562a42012-09-04 17:00:24 -070034#define NV_PA_PMC_BASE (NV_PA_APB_MISC_BASE + 0xE400)
Tom Warrenab371962012-09-19 15:50:56 -070035#define NV_PA_EMC_BASE (NV_PA_APB_MISC_BASE + 0xF400)
Tom Warren22562a42012-09-04 17:00:24 -070036#define NV_PA_FUSE_BASE (NV_PA_APB_MISC_BASE + 0xF800)
Stephen Warrendc4327c2014-02-03 14:03:26 -070037#if defined(CONFIG_TEGRA20) || defined(CONFIG_TEGRA30) || \
38 defined(CONFIG_TEGRA114)
Tom Warren112a1882011-04-14 12:18:06 +000039#define NV_PA_CSITE_BASE 0x70040000
Stephen Warrendc4327c2014-02-03 14:03:26 -070040#else
41#define NV_PA_CSITE_BASE 0x70800000
42#endif
Jim Lin5a057e32012-06-24 20:40:57 +000043#define TEGRA_USB_ADDR_MASK 0xFFFFC000
Tom Warren41b68382011-01-27 10:58:05 +000044
Tom Warren22562a42012-09-04 17:00:24 -070045#define NV_PA_SDRC_CS0 NV_PA_SDRAM_BASE
Tom Warren41b68382011-01-27 10:58:05 +000046#define LOW_LEVEL_SRAM_STACK 0x4000FFFC
Tom Warren112a1882011-04-14 12:18:06 +000047#define EARLY_AVP_STACK (NV_PA_SDRAM_BASE + 0x20000)
48#define EARLY_CPU_STACK (EARLY_AVP_STACK - 4096)
49#define PG_UP_TAG_AVP 0xAAAAAAAA
Tom Warren41b68382011-01-27 10:58:05 +000050
51#ifndef __ASSEMBLY__
52struct timerus {
53 unsigned int cntr_1us;
54};
Simon Glass1fed82a2012-04-02 13:18:50 +000055
56/* Address at which WB code runs, it must not overlap Bootrom's IRAM usage */
Tom Warrenab371962012-09-19 15:50:56 -070057#define NV_WB_RUN_ADDRESS 0x40020000
Simon Glass1fed82a2012-04-02 13:18:50 +000058
Tom Warren7ee52b02012-05-30 14:06:09 -070059#define NVBOOTINFOTABLE_BCTSIZE 0x38 /* BCT size in BIT in IRAM */
60#define NVBOOTINFOTABLE_BCTPTR 0x3C /* BCT pointer in BIT in IRAM */
Tom Warren7ee52b02012-05-30 14:06:09 -070061
Simon Glass1fed82a2012-04-02 13:18:50 +000062/* These are the available SKUs (product types) for Tegra */
63enum {
Stephen Warrena8512db2013-05-17 14:10:15 +000064 SKU_ID_T20_7 = 0x7,
Simon Glass1fed82a2012-04-02 13:18:50 +000065 SKU_ID_T20 = 0x8,
66 SKU_ID_T25SE = 0x14,
67 SKU_ID_AP25 = 0x17,
68 SKU_ID_T25 = 0x18,
69 SKU_ID_AP25E = 0x1b,
70 SKU_ID_T25E = 0x1c,
Stephen Warrend9cd5022013-03-27 09:37:02 +000071 SKU_ID_T33 = 0x80,
Tom Warren13ac5442012-12-11 13:34:12 +000072 SKU_ID_T30 = 0x81, /* Cardhu value */
Alban Bedelc5fb3082013-11-13 17:27:18 +010073 SKU_ID_TM30MQS_P_A3 = 0xb1,
Tom Warrenc47e7172013-01-28 13:32:07 +000074 SKU_ID_T114_ENG = 0x00, /* Dalmore value, unfused */
Stephen Warrenb08795a2013-05-17 14:10:14 +000075 SKU_ID_T114_1 = 0x01,
Tom Warrenb7ea6d12014-01-24 12:46:13 -070076 SKU_ID_T124_ENG = 0x00, /* Venice2 value, unfused */
Tom Warrenab0cc6b2015-03-04 16:36:00 -070077 SKU_ID_T210_ENG = 0x00, /* unfused value TBD */
Simon Glass1fed82a2012-04-02 13:18:50 +000078};
79
Tom Warren13ac5442012-12-11 13:34:12 +000080/*
81 * These are used to distinguish SOC types for setting up clocks. Mostly
82 * we can tell the clocking required by looking at the SOC sku_id, but
83 * for T30 it is a user option as to whether to run PLLP in fast or slow
84 * mode, so we have two options there.
85 */
Simon Glass1fed82a2012-04-02 13:18:50 +000086enum {
87 TEGRA_SOC_T20,
88 TEGRA_SOC_T25,
Tom Warren13ac5442012-12-11 13:34:12 +000089 TEGRA_SOC_T30,
Tom Warrenc47e7172013-01-28 13:32:07 +000090 TEGRA_SOC_T114,
Tom Warrenb7ea6d12014-01-24 12:46:13 -070091 TEGRA_SOC_T124,
Tom Warrenab0cc6b2015-03-04 16:36:00 -070092 TEGRA_SOC_T210,
Simon Glass1fed82a2012-04-02 13:18:50 +000093
Tom Warren13ac5442012-12-11 13:34:12 +000094 TEGRA_SOC_CNT,
Simon Glass1fed82a2012-04-02 13:18:50 +000095 TEGRA_SOC_UNKNOWN = -1,
96};
97
Tom Warren41b68382011-01-27 10:58:05 +000098#else /* __ASSEMBLY__ */
Tom Warren22562a42012-09-04 17:00:24 -070099#define PRM_RSTCTRL NV_PA_PMC_BASE
Tom Warren41b68382011-01-27 10:58:05 +0000100#endif
101
Tom Warrenab371962012-09-19 15:50:56 -0700102#endif /* TEGRA_H */