blob: 4082a0bd642483a191511accf3a664f959c85fe9 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Magnus Lilja6eeb6f72009-07-01 01:07:55 +02002/*
3 * (C) Copyright 2008 Magnus Lilja <lilja.magnus@gmail.com>
4 *
5 * (C) Copyright 2004
6 * Texas Instruments.
7 * Richard Woodruff <r-woodruff2@ti.com>
8 * Kshitij Gupta <kshitij@ti.com>
9 *
10 * Configuration settings for the Freescale i.MX31 PDK board.
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020011 */
12
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
Stefano Babic78129d92011-03-14 15:43:56 +010016#include <asm/arch/imx-regs.h>
Magnus Lilja9828d352010-01-17 17:46:11 +010017
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020018/* High Level Configuration Options */
Fabio Estevam7fa7df32011-04-26 11:04:37 +000019#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
20#define CONFIG_SETUP_MEMORY_TAGS
21#define CONFIG_INITRD_TAG
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020022
Fabio Estevam01bc4b42011-09-22 08:07:14 +000023#define CONFIG_MACH_TYPE MACH_TYPE_MX31_3DS
24
Benoît Thébaudeauefb7c002013-04-11 09:35:51 +000025#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Benoît Thébaudeauefb7c002013-04-11 09:35:51 +000026#define CONFIG_SPL_MAX_SIZE 2048
Benoît Thébaudeauefb7c002013-04-11 09:35:51 +000027
Benoît Thébaudeauefb7c002013-04-11 09:35:51 +000028#ifndef CONFIG_SPL_BUILD
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020029#define CONFIG_SKIP_LOWLEVEL_INIT
Magnus Lilja24f8b412009-07-04 10:31:24 +020030#endif
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020031
32/*
33 * Size of malloc() pool
34 */
Magnus Lilja9828d352010-01-17 17:46:11 +010035#define CONFIG_SYS_MALLOC_LEN (2*CONFIG_ENV_SIZE + 2 * 128 * 1024)
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020036
37/*
38 * Hardware drivers
39 */
40
Fabio Estevam7fa7df32011-04-26 11:04:37 +000041#define CONFIG_MXC_UART
Stefano Babic1ca47d92011-11-22 15:22:39 +010042#define CONFIG_MXC_UART_BASE UART1_BASE
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020043
Stefano Babic3d4088e2011-10-08 11:04:22 +020044/* PMIC Controller */
Łukasz Majewski1b6d9ed2012-11-13 03:22:14 +000045#define CONFIG_POWER
46#define CONFIG_POWER_SPI
47#define CONFIG_POWER_FSL
Stefano Babice0432032010-04-16 17:11:19 +020048#define CONFIG_FSL_PMIC_BUS 1
49#define CONFIG_FSL_PMIC_CS 2
50#define CONFIG_FSL_PMIC_CLK 1000000
Stefano Babic4c596992010-08-23 20:41:19 +020051#define CONFIG_FSL_PMIC_MODE (SPI_MODE_0 | SPI_CS_HIGH)
Stefano Babic3d4088e2011-10-08 11:04:22 +020052#define CONFIG_FSL_PMIC_BITLEN 32
Fabio Estevam3f8d1782011-10-24 06:44:15 +000053#define CONFIG_RTC_MC13XXX
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020054
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020055/* allow to overwrite serial and ethaddr */
56#define CONFIG_ENV_OVERWRITE
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020057
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020058#define CONFIG_EXTRA_ENV_SETTINGS \
59 "bootargs_base=setenv bootargs console=ttymxc0,115200\0" \
60 "bootargs_nfs=setenv bootargs $(bootargs) root=/dev/nfs " \
61 "ip=dhcp nfsroot=$(serverip):$(nfsrootfs),v3,tcp\0" \
62 "bootcmd=run bootcmd_net\0" \
63 "bootcmd_net=run bootargs_base bootargs_mtd bootargs_nfs; " \
Magnus Lilja9828d352010-01-17 17:46:11 +010064 "tftpboot 0x81000000 uImage-mx31; bootm\0" \
Benoît Thébaudeauefb7c002013-04-11 09:35:51 +000065 "prg_uboot=tftpboot 0x81000000 u-boot-with-spl.bin; " \
Magnus Lilja9828d352010-01-17 17:46:11 +010066 "nand erase 0x0 0x40000; " \
67 "nand write 0x81000000 0x0 0x40000\0"
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020068
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020069/*
70 * Miscellaneous configurable options
71 */
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020072
73/* memtest works on */
74#define CONFIG_SYS_MEMTEST_START 0x80000000
Fabio Estevam4fc03742012-02-09 14:25:07 +000075#define CONFIG_SYS_MEMTEST_END 0x80010000
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020076
77/* default load address */
78#define CONFIG_SYS_LOAD_ADDR 0x81000000
79
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020080/*-----------------------------------------------------------------------
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020081 * Physical Memory Map
82 */
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020083#define PHYS_SDRAM_1 CSD0_BASE
84#define PHYS_SDRAM_1_SIZE (128 * 1024 * 1024)
85
Fabio Estevam66a8b4d2011-02-09 01:17:55 +000086#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
87#define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
88#define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
Fabio Estevame072a8a2011-07-04 09:29:46 +000089#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
90 GENERATED_GBL_DATA_SIZE)
91#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
Benoît Thébaudeauefb7c002013-04-11 09:35:51 +000092 CONFIG_SYS_INIT_RAM_SIZE)
Fabio Estevam66a8b4d2011-02-09 01:17:55 +000093
Masahiro Yamada8cea9b52017-02-11 22:43:54 +090094/*
95 * environment organization
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020096 */
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020097
Magnus Lilja9828d352010-01-17 17:46:11 +010098/*
99 * NAND driver
100 */
Magnus Lilja9828d352010-01-17 17:46:11 +0100101#define CONFIG_MXC_NAND_REGS_BASE NFC_BASE_ADDR
102#define CONFIG_SYS_MAX_NAND_DEVICE 1
103#define CONFIG_SYS_NAND_BASE NFC_BASE_ADDR
104#define CONFIG_MXC_NAND_HWECC
105#define CONFIG_SYS_NAND_LARGEPAGE
Magnus Lilja6eeb6f72009-07-01 01:07:55 +0200106
Magnus Lilja24f8b412009-07-04 10:31:24 +0200107/* NAND configuration for the NAND_SPL */
108
Bin Meng75574052016-02-05 19:30:11 -0800109/* Start copying real U-Boot from the second page */
Benoît Thébaudeauefb7c002013-04-11 09:35:51 +0000110#define CONFIG_SYS_NAND_U_BOOT_OFFS CONFIG_SPL_PAD_TO
111#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x3f800
Magnus Lilja24f8b412009-07-04 10:31:24 +0200112/* Load U-Boot to this address */
Benoît Thébaudeauefb7c002013-04-11 09:35:51 +0000113#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
Magnus Lilja24f8b412009-07-04 10:31:24 +0200114#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
115
116#define CONFIG_SYS_NAND_PAGE_SIZE 0x800
117#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
118#define CONFIG_SYS_NAND_PAGE_COUNT 64
119#define CONFIG_SYS_NAND_SIZE (256 * 1024 * 1024)
120#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
121
Magnus Lilja24f8b412009-07-04 10:31:24 +0200122/* Configuration of lowlevel_init.S (clocks and SDRAM) */
123#define CCM_CCMR_SETUP 0x074B0BF5
Benoît Thébaudeaua83d2a92012-08-14 08:43:07 +0000124#define CCM_PDR0_SETUP_532MHZ (PDR0_CSI_PODF(0x3f) | PDR0_CSI_PRDF(7) | \
125 PDR0_PER_PODF(7) | PDR0_HSP_PODF(3) | \
126 PDR0_NFC_PODF(5) | PDR0_IPG_PODF(1) | \
127 PDR0_MAX_PODF(3) | PDR0_MCU_PODF(0))
128#define CCM_MPCTL_SETUP_532MHZ (PLL_PD(0) | PLL_MFD(51) | PLL_MFI(10) | \
Magnus Lilja24f8b412009-07-04 10:31:24 +0200129 PLL_MFN(12))
130
131#define ESDMISC_MDDR_SETUP 0x00000004
132#define ESDMISC_MDDR_RESET_DL 0x0000000c
133#define ESDCFG0_MDDR_SETUP 0x006ac73a
134
135#define ESDCTL_ROW_COL (ESDCTL_SDE | ESDCTL_ROW(2) | ESDCTL_COL(2))
136#define ESDCTL_SETTINGS (ESDCTL_ROW_COL | ESDCTL_SREFR(3) | \
137 ESDCTL_DSIZ(2) | ESDCTL_BL(1))
138#define ESDCTL_PRECHARGE (ESDCTL_ROW_COL | ESDCTL_CMD_PRECHARGE)
139#define ESDCTL_AUTOREFRESH (ESDCTL_ROW_COL | ESDCTL_CMD_AUTOREFRESH)
140#define ESDCTL_LOADMODEREG (ESDCTL_ROW_COL | ESDCTL_CMD_LOADMODEREG)
141#define ESDCTL_RW ESDCTL_SETTINGS
142
Magnus Lilja6eeb6f72009-07-01 01:07:55 +0200143#endif /* __CONFIG_H */