wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2002 |
| 3 | * Sysgo Real-Time Solutions, GmbH <www.elinos.com> |
| 4 | * Marius Groeger <mgroeger@sysgo.de> |
| 5 | * |
| 6 | * (C) Copyright 2002 |
| 7 | * Gary Jennejohn, DENX Software Engineering, <gj@denx.de> |
| 8 | * |
| 9 | * See file CREDITS for list of people who contributed to this |
| 10 | * project. |
| 11 | * |
| 12 | * This program is free software; you can redistribute it and/or |
| 13 | * modify it under the terms of the GNU General Public License as |
| 14 | * published by the Free Software Foundation; either version 2 of |
| 15 | * the License, or (at your option) any later version. |
| 16 | * |
| 17 | * This program is distributed in the hope that it will be useful, |
| 18 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 19 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 20 | * GNU General Public License for more details. |
| 21 | * |
| 22 | * You should have received a copy of the GNU General Public License |
| 23 | * along with this program; if not, write to the Free Software |
| 24 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 25 | * MA 02111-1307 USA |
| 26 | */ |
| 27 | |
| 28 | /* |
| 29 | * CPU specific code |
| 30 | */ |
| 31 | |
| 32 | #include <common.h> |
| 33 | #include <command.h> |
| 34 | #include <arm926ejs.h> |
| 35 | |
Wolfgang Denk | 6405a15 | 2006-03-31 18:32:53 +0200 | [diff] [blame] | 36 | #ifdef CONFIG_USE_IRQ |
| 37 | DECLARE_GLOBAL_DATA_PTR; |
| 38 | #endif |
| 39 | |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 40 | /* read co-processor 15, register #1 (control register) */ |
| 41 | static unsigned long read_p15_c1 (void) |
| 42 | { |
| 43 | unsigned long value; |
| 44 | |
| 45 | __asm__ __volatile__( |
| 46 | "mrc p15, 0, %0, c1, c0, 0 @ read control reg\n" |
| 47 | : "=r" (value) |
| 48 | : |
| 49 | : "memory"); |
| 50 | |
| 51 | #ifdef MMU_DEBUG |
| 52 | printf ("p15/c1 is = %08lx\n", value); |
| 53 | #endif |
| 54 | return value; |
| 55 | } |
| 56 | |
| 57 | /* write to co-processor 15, register #1 (control register) */ |
| 58 | static void write_p15_c1 (unsigned long value) |
| 59 | { |
| 60 | #ifdef MMU_DEBUG |
| 61 | printf ("write %08lx to p15/c1\n", value); |
| 62 | #endif |
| 63 | __asm__ __volatile__( |
| 64 | "mcr p15, 0, %0, c1, c0, 0 @ write it back\n" |
| 65 | : |
| 66 | : "r" (value) |
| 67 | : "memory"); |
| 68 | |
| 69 | read_p15_c1 (); |
| 70 | } |
| 71 | |
| 72 | static void cp_delay (void) |
| 73 | { |
| 74 | volatile int i; |
| 75 | |
Wolfgang Denk | adf20a1 | 2005-09-25 01:48:28 +0200 | [diff] [blame] | 76 | /* copro seems to need some delay between reading and writing */ |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 77 | for (i = 0; i < 100; i++); |
| 78 | } |
| 79 | |
Wolfgang Denk | adf20a1 | 2005-09-25 01:48:28 +0200 | [diff] [blame] | 80 | /* See also ARM926EJ-S Technical Reference Manual */ |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 81 | #define C1_MMU (1<<0) /* mmu off/on */ |
| 82 | #define C1_ALIGN (1<<1) /* alignment faults off/on */ |
| 83 | #define C1_DC (1<<2) /* dcache off/on */ |
Wolfgang Denk | adf20a1 | 2005-09-25 01:48:28 +0200 | [diff] [blame] | 84 | |
| 85 | #define C1_BIG_ENDIAN (1<<7) /* big endian off/on */ |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 86 | #define C1_SYS_PROT (1<<8) /* system protection */ |
| 87 | #define C1_ROM_PROT (1<<9) /* ROM protection */ |
| 88 | #define C1_IC (1<<12) /* icache off/on */ |
Wolfgang Denk | adf20a1 | 2005-09-25 01:48:28 +0200 | [diff] [blame] | 89 | #define C1_HIGH_VECTORS (1<<13) /* location of vectors: low/high addresses */ |
| 90 | |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 91 | |
| 92 | int cpu_init (void) |
| 93 | { |
| 94 | /* |
wdenk | c0aa5c5 | 2003-12-06 19:49:23 +0000 | [diff] [blame] | 95 | * setup up stacks if necessary |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 96 | */ |
| 97 | #ifdef CONFIG_USE_IRQ |
wdenk | 927034e | 2004-02-08 19:38:38 +0000 | [diff] [blame] | 98 | IRQ_STACK_START = _armboot_start - CFG_MALLOC_LEN - CFG_GBL_DATA_SIZE - 4; |
wdenk | c0aa5c5 | 2003-12-06 19:49:23 +0000 | [diff] [blame] | 99 | FIQ_STACK_START = IRQ_STACK_START - CONFIG_STACKSIZE_IRQ; |
| 100 | #endif |
| 101 | return 0; |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 102 | } |
| 103 | |
| 104 | int cleanup_before_linux (void) |
| 105 | { |
| 106 | /* |
| 107 | * this function is called just before we call linux |
| 108 | * it prepares the processor for linux |
| 109 | * |
| 110 | * we turn off caches etc ... |
| 111 | */ |
| 112 | |
| 113 | unsigned long i; |
| 114 | |
| 115 | disable_interrupts (); |
| 116 | |
| 117 | /* turn off I/D-cache */ |
| 118 | asm ("mrc p15, 0, %0, c1, c0, 0":"=r" (i)); |
| 119 | i &= ~(C1_DC | C1_IC); |
| 120 | asm ("mcr p15, 0, %0, c1, c0, 0": :"r" (i)); |
| 121 | |
| 122 | /* flush I/D-cache */ |
| 123 | i = 0; |
| 124 | asm ("mcr p15, 0, %0, c7, c7, 0": :"r" (i)); |
Wolfgang Denk | adf20a1 | 2005-09-25 01:48:28 +0200 | [diff] [blame] | 125 | |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 126 | return (0); |
| 127 | } |
| 128 | |
| 129 | int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[]) |
| 130 | { |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 131 | disable_interrupts (); |
| 132 | reset_cpu (0); |
| 133 | /*NOTREACHED*/ |
| 134 | return (0); |
| 135 | } |
| 136 | |
Hugo Villeneuve | 82a8437 | 2008-07-10 10:46:33 -0400 | [diff] [blame] | 137 | /* cache_bit must be either C1_IC or C1_DC */ |
| 138 | static void cache_enable(uint32_t cache_bit) |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 139 | { |
Hugo Villeneuve | 82a8437 | 2008-07-10 10:46:33 -0400 | [diff] [blame] | 140 | uint32_t reg; |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 141 | |
Hugo Villeneuve | 82a8437 | 2008-07-10 10:46:33 -0400 | [diff] [blame] | 142 | reg = read_p15_c1(); /* get control reg. */ |
| 143 | cp_delay(); |
| 144 | write_p15_c1(reg | cache_bit); |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 145 | } |
| 146 | |
Hugo Villeneuve | 82a8437 | 2008-07-10 10:46:33 -0400 | [diff] [blame] | 147 | /* cache_bit must be either C1_IC or C1_DC */ |
| 148 | static void cache_disable(uint32_t cache_bit) |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 149 | { |
Hugo Villeneuve | 82a8437 | 2008-07-10 10:46:33 -0400 | [diff] [blame] | 150 | uint32_t reg; |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 151 | |
Hugo Villeneuve | 82a8437 | 2008-07-10 10:46:33 -0400 | [diff] [blame] | 152 | reg = read_p15_c1(); |
| 153 | cp_delay(); |
| 154 | write_p15_c1(reg & ~cache_bit); |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 155 | } |
| 156 | |
Hugo Villeneuve | 82a8437 | 2008-07-10 10:46:33 -0400 | [diff] [blame] | 157 | void icache_enable(void) |
| 158 | { |
| 159 | cache_enable(C1_IC); |
| 160 | } |
| 161 | |
| 162 | void icache_disable(void) |
| 163 | { |
| 164 | cache_disable(C1_IC); |
| 165 | } |
| 166 | |
| 167 | int icache_status(void) |
| 168 | { |
| 169 | return (read_p15_c1() & C1_IC) != 0; |
| 170 | } |
| 171 | |
| 172 | void dcache_enable(void) |
| 173 | { |
| 174 | cache_enable(C1_DC); |
| 175 | } |
| 176 | |
| 177 | void dcache_disable(void) |
| 178 | { |
| 179 | cache_disable(C1_DC); |
| 180 | } |
| 181 | |
| 182 | int dcache_status(void) |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 183 | { |
Hugo Villeneuve | 82a8437 | 2008-07-10 10:46:33 -0400 | [diff] [blame] | 184 | return (read_p15_c1() & C1_DC) != 0; |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 185 | } |