Siva Durga Prasad Paladugu | 81c7980 | 2018-07-18 16:31:38 +0530 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
| 2 | /* |
| 3 | * dts file for Xilinx ZynqMP Mini Configuration |
| 4 | * |
Michal Simek | 4f1b7f6 | 2020-02-18 08:38:06 +0100 | [diff] [blame] | 5 | * (C) Copyright 2015 - 2020, Xilinx, Inc. |
Siva Durga Prasad Paladugu | 81c7980 | 2018-07-18 16:31:38 +0530 | [diff] [blame] | 6 | * |
Michal Simek | 7359cc2 | 2023-09-22 12:35:35 +0200 | [diff] [blame] | 7 | * Siva Durga Prasad Paladugu <siva.durga.prasad.paladugu@amd.com> |
Michal Simek | a8c9436 | 2023-07-10 14:35:49 +0200 | [diff] [blame] | 8 | * Michal Simek <michal.simek@amd.com> |
Siva Durga Prasad Paladugu | 81c7980 | 2018-07-18 16:31:38 +0530 | [diff] [blame] | 9 | */ |
| 10 | |
| 11 | /dts-v1/; |
| 12 | |
| 13 | / { |
| 14 | model = "ZynqMP MINI QSPI"; |
| 15 | compatible = "xlnx,zynqmp"; |
| 16 | #address-cells = <2>; |
| 17 | #size-cells = <1>; |
| 18 | |
| 19 | aliases { |
| 20 | serial0 = &dcc; |
| 21 | spi0 = &qspi; |
| 22 | }; |
| 23 | |
| 24 | chosen { |
| 25 | stdout-path = "serial0:115200n8"; |
| 26 | }; |
| 27 | |
| 28 | memory@fffc0000 { |
| 29 | device_type = "memory"; |
| 30 | reg = <0x0 0xfffc0000 0x40000>; |
| 31 | }; |
| 32 | |
| 33 | dcc: dcc { |
| 34 | compatible = "arm,dcc"; |
| 35 | status = "disabled"; |
Simon Glass | d3a98cb | 2023-02-13 08:56:33 -0700 | [diff] [blame] | 36 | bootph-all; |
Siva Durga Prasad Paladugu | 81c7980 | 2018-07-18 16:31:38 +0530 | [diff] [blame] | 37 | }; |
| 38 | |
| 39 | amba: amba { |
| 40 | compatible = "simple-bus"; |
| 41 | #address-cells = <2>; |
| 42 | #size-cells = <1>; |
| 43 | ranges; |
| 44 | |
| 45 | qspi: spi@ff0f0000 { |
| 46 | compatible = "xlnx,zynqmp-qspi-1.0"; |
| 47 | status = "disabled"; |
| 48 | clock-names = "ref_clk", "pclk"; |
| 49 | clocks = <&misc_clk &misc_clk>; |
| 50 | num-cs = <1>; |
| 51 | reg = <0x0 0xff0f0000 0x1000 0x0 0xc0000000 0x8000000>; |
| 52 | #address-cells = <1>; |
| 53 | #size-cells = <0>; |
| 54 | }; |
| 55 | |
| 56 | misc_clk: misc_clk { |
| 57 | compatible = "fixed-clock"; |
| 58 | #clock-cells = <0>; |
| 59 | clock-frequency = <125000000>; |
| 60 | }; |
| 61 | }; |
| 62 | }; |
| 63 | |
| 64 | &qspi { |
| 65 | status = "okay"; |
Siva Durga Prasad Paladugu | 10d4679 | 2019-03-19 11:50:50 +0530 | [diff] [blame] | 66 | flash0: flash@0 { |
Michal Simek | 7627d31 | 2019-09-11 14:55:37 +0200 | [diff] [blame] | 67 | compatible = "n25q512a11", "jedec,spi-nor"; |
Siva Durga Prasad Paladugu | 81c7980 | 2018-07-18 16:31:38 +0530 | [diff] [blame] | 68 | #address-cells = <1>; |
| 69 | #size-cells = <1>; |
| 70 | reg = <0x0>; |
Amit Kumar Mahapatra | a02408b | 2022-05-10 16:33:01 +0200 | [diff] [blame] | 71 | spi-tx-bus-width = <4>; |
Siva Durga Prasad Paladugu | 81c7980 | 2018-07-18 16:31:38 +0530 | [diff] [blame] | 72 | spi-rx-bus-width = <4>; |
T Karthik Reddy | 0f93b5a | 2020-07-22 02:27:34 -0600 | [diff] [blame] | 73 | spi-max-frequency = <40000000>; |
Siva Durga Prasad Paladugu | 81c7980 | 2018-07-18 16:31:38 +0530 | [diff] [blame] | 74 | }; |
| 75 | }; |
| 76 | |
| 77 | &dcc { |
| 78 | status = "okay"; |
| 79 | }; |