blob: d7ec0c9be36bb2b067bb1f1ac0e07e3569ef38a6 [file] [log] [blame]
Marek Vasut426ca622024-03-26 13:07:22 +01001// SPDX-License-Identifier: GPL-2.0
2/*
3 * Copyright (C) 2024, Marek Vasut <marex@denx.de>
4 *
5 * This is code moved from drivers/net/dwc_eth_qos.c , which is:
6 * Copyright (c) 2016, NVIDIA CORPORATION.
7 */
8
9#include <common.h>
10#include <asm/cache.h>
11#include <asm/gpio.h>
12#include <asm/io.h>
13#include <clk.h>
14#include <cpu_func.h>
15#include <dm.h>
16#include <dm/device_compat.h>
17#include <errno.h>
18#include <eth_phy.h>
19#include <log.h>
20#include <malloc.h>
21#include <memalign.h>
22#include <miiphy.h>
23#include <net.h>
24#include <netdev.h>
25#include <phy.h>
26#include <reset.h>
Marek Vasut7595bfc2024-03-26 13:07:24 +010027#include <syscon.h>
Marek Vasut426ca622024-03-26 13:07:22 +010028#include <wait_bit.h>
29#include <linux/delay.h>
30
31#include "dwc_eth_qos.h"
32
Marek Vasut7595bfc2024-03-26 13:07:24 +010033/* SYSCFG registers */
34#define SYSCFG_PMCSETR 0x04
35#define SYSCFG_PMCCLRR 0x44
36
37#define SYSCFG_PMCSETR_ETH_CLK_SEL BIT(16)
38#define SYSCFG_PMCSETR_ETH_REF_CLK_SEL BIT(17)
39
40#define SYSCFG_PMCSETR_ETH_SELMII BIT(20)
41
42#define SYSCFG_PMCSETR_ETH_SEL_MASK GENMASK(23, 21)
43#define SYSCFG_PMCSETR_ETH_SEL_GMII_MII 0
44#define SYSCFG_PMCSETR_ETH_SEL_RGMII BIT(21)
45#define SYSCFG_PMCSETR_ETH_SEL_RMII BIT(23)
46
Marek Vasut426ca622024-03-26 13:07:22 +010047static ulong eqos_get_tick_clk_rate_stm32(struct udevice *dev)
48{
Marek Vasutb14101c2024-03-26 13:07:25 +010049 struct eqos_priv __maybe_unused *eqos = dev_get_priv(dev);
50
51 if (!CONFIG_IS_ENABLED(CLK))
52 return 0;
Marek Vasut426ca622024-03-26 13:07:22 +010053
54 return clk_get_rate(&eqos->clk_master_bus);
Marek Vasut426ca622024-03-26 13:07:22 +010055}
56
57static int eqos_start_clks_stm32(struct udevice *dev)
58{
Marek Vasutb14101c2024-03-26 13:07:25 +010059 struct eqos_priv __maybe_unused *eqos = dev_get_priv(dev);
Marek Vasut426ca622024-03-26 13:07:22 +010060 int ret;
61
Marek Vasutb14101c2024-03-26 13:07:25 +010062 if (!CONFIG_IS_ENABLED(CLK))
63 return 0;
64
Marek Vasut426ca622024-03-26 13:07:22 +010065 debug("%s(dev=%p):\n", __func__, dev);
66
67 ret = clk_enable(&eqos->clk_master_bus);
68 if (ret < 0) {
69 pr_err("clk_enable(clk_master_bus) failed: %d", ret);
70 goto err;
71 }
72
73 ret = clk_enable(&eqos->clk_rx);
74 if (ret < 0) {
75 pr_err("clk_enable(clk_rx) failed: %d", ret);
76 goto err_disable_clk_master_bus;
77 }
78
79 ret = clk_enable(&eqos->clk_tx);
80 if (ret < 0) {
81 pr_err("clk_enable(clk_tx) failed: %d", ret);
82 goto err_disable_clk_rx;
83 }
84
85 if (clk_valid(&eqos->clk_ck) && !eqos->clk_ck_enabled) {
86 ret = clk_enable(&eqos->clk_ck);
87 if (ret < 0) {
88 pr_err("clk_enable(clk_ck) failed: %d", ret);
89 goto err_disable_clk_tx;
90 }
91 eqos->clk_ck_enabled = true;
92 }
Marek Vasut426ca622024-03-26 13:07:22 +010093
94 debug("%s: OK\n", __func__);
95 return 0;
96
Marek Vasut426ca622024-03-26 13:07:22 +010097err_disable_clk_tx:
98 clk_disable(&eqos->clk_tx);
99err_disable_clk_rx:
100 clk_disable(&eqos->clk_rx);
101err_disable_clk_master_bus:
102 clk_disable(&eqos->clk_master_bus);
103err:
104 debug("%s: FAILED: %d\n", __func__, ret);
105 return ret;
Marek Vasut426ca622024-03-26 13:07:22 +0100106}
107
108static int eqos_stop_clks_stm32(struct udevice *dev)
109{
Marek Vasutb14101c2024-03-26 13:07:25 +0100110 struct eqos_priv __maybe_unused *eqos = dev_get_priv(dev);
111
112 if (!CONFIG_IS_ENABLED(CLK))
113 return 0;
Marek Vasut426ca622024-03-26 13:07:22 +0100114
115 debug("%s(dev=%p):\n", __func__, dev);
116
117 clk_disable(&eqos->clk_tx);
118 clk_disable(&eqos->clk_rx);
119 clk_disable(&eqos->clk_master_bus);
Marek Vasut426ca622024-03-26 13:07:22 +0100120
121 debug("%s: OK\n", __func__);
122 return 0;
123}
124
Marek Vasut7595bfc2024-03-26 13:07:24 +0100125static int eqos_probe_syscfg_stm32(struct udevice *dev,
126 phy_interface_t interface_type)
127{
128 bool eth_ref_clk_sel_reg = false;
129 bool eth_clk_sel_reg = false;
130 u8 *syscfg;
131 u32 value;
132
133 /* Gigabit Ethernet 125MHz clock selection. */
134 eth_clk_sel_reg = dev_read_bool(dev, "st,eth-clk-sel");
135
136 /* Ethernet 50Mhz RMII clock selection */
137 eth_ref_clk_sel_reg = dev_read_bool(dev, "st,eth-ref-clk-sel");
138
139 syscfg = (u8 *)syscon_get_first_range(STM32MP_SYSCON_SYSCFG);
140 if (!syscfg)
141 return -ENODEV;
142
143 switch (interface_type) {
144 case PHY_INTERFACE_MODE_MII:
145 value = SYSCFG_PMCSETR_ETH_SEL_GMII_MII |
146 SYSCFG_PMCSETR_ETH_REF_CLK_SEL;
147 log_debug("PHY_INTERFACE_MODE_MII\n");
148 break;
149 case PHY_INTERFACE_MODE_GMII:
150 if (eth_clk_sel_reg)
151 value = SYSCFG_PMCSETR_ETH_SEL_GMII_MII |
152 SYSCFG_PMCSETR_ETH_CLK_SEL;
153 else
154 value = SYSCFG_PMCSETR_ETH_SEL_GMII_MII;
155 log_debug("PHY_INTERFACE_MODE_GMII\n");
156 break;
157 case PHY_INTERFACE_MODE_RMII:
158 if (eth_ref_clk_sel_reg)
159 value = SYSCFG_PMCSETR_ETH_SEL_RMII |
160 SYSCFG_PMCSETR_ETH_REF_CLK_SEL;
161 else
162 value = SYSCFG_PMCSETR_ETH_SEL_RMII;
163 log_debug("PHY_INTERFACE_MODE_RMII\n");
164 break;
165 case PHY_INTERFACE_MODE_RGMII:
166 case PHY_INTERFACE_MODE_RGMII_ID:
167 case PHY_INTERFACE_MODE_RGMII_RXID:
168 case PHY_INTERFACE_MODE_RGMII_TXID:
169 if (eth_clk_sel_reg)
170 value = SYSCFG_PMCSETR_ETH_SEL_RGMII |
171 SYSCFG_PMCSETR_ETH_CLK_SEL;
172 else
173 value = SYSCFG_PMCSETR_ETH_SEL_RGMII;
174 log_debug("PHY_INTERFACE_MODE_RGMII\n");
175 break;
176 default:
177 log_debug("Do not manage %d interface\n",
178 interface_type);
179 /* Do not manage others interfaces */
180 return -EINVAL;
181 }
182
183 /* clear and set ETH configuration bits */
184 writel(SYSCFG_PMCSETR_ETH_SEL_MASK | SYSCFG_PMCSETR_ETH_SELMII |
185 SYSCFG_PMCSETR_ETH_REF_CLK_SEL | SYSCFG_PMCSETR_ETH_CLK_SEL,
186 syscfg + SYSCFG_PMCCLRR);
187 writel(value, syscfg + SYSCFG_PMCSETR);
188
189 return 0;
190}
191
Marek Vasut426ca622024-03-26 13:07:22 +0100192static int eqos_probe_resources_stm32(struct udevice *dev)
193{
194 struct eqos_priv *eqos = dev_get_priv(dev);
Marek Vasut426ca622024-03-26 13:07:22 +0100195 phy_interface_t interface;
Marek Vasut7595bfc2024-03-26 13:07:24 +0100196 int ret;
Marek Vasut426ca622024-03-26 13:07:22 +0100197
198 debug("%s(dev=%p):\n", __func__, dev);
199
200 interface = eqos->config->interface(dev);
201
202 if (interface == PHY_INTERFACE_MODE_NA) {
203 pr_err("Invalid PHY interface\n");
204 return -EINVAL;
205 }
206
Marek Vasut7595bfc2024-03-26 13:07:24 +0100207 ret = eqos_probe_syscfg_stm32(dev, interface);
Marek Vasut426ca622024-03-26 13:07:22 +0100208 if (ret)
209 return -EINVAL;
210
211 ret = clk_get_by_name(dev, "stmmaceth", &eqos->clk_master_bus);
212 if (ret) {
213 pr_err("clk_get_by_name(master_bus) failed: %d", ret);
214 goto err_probe;
215 }
216
217 ret = clk_get_by_name(dev, "mac-clk-rx", &eqos->clk_rx);
218 if (ret) {
219 pr_err("clk_get_by_name(rx) failed: %d", ret);
220 goto err_probe;
221 }
222
223 ret = clk_get_by_name(dev, "mac-clk-tx", &eqos->clk_tx);
224 if (ret) {
225 pr_err("clk_get_by_name(tx) failed: %d", ret);
226 goto err_probe;
227 }
228
229 /* Get ETH_CLK clocks (optional) */
230 ret = clk_get_by_name(dev, "eth-ck", &eqos->clk_ck);
231 if (ret)
232 pr_warn("No phy clock provided %d", ret);
233
234 debug("%s: OK\n", __func__);
235 return 0;
236
237err_probe:
238
239 debug("%s: returns %d\n", __func__, ret);
240 return ret;
241}
242
243static int eqos_remove_resources_stm32(struct udevice *dev)
244{
245 debug("%s(dev=%p):\n", __func__, dev);
246
247 return 0;
248}
249
250static struct eqos_ops eqos_stm32_ops = {
251 .eqos_inval_desc = eqos_inval_desc_generic,
252 .eqos_flush_desc = eqos_flush_desc_generic,
253 .eqos_inval_buffer = eqos_inval_buffer_generic,
254 .eqos_flush_buffer = eqos_flush_buffer_generic,
255 .eqos_probe_resources = eqos_probe_resources_stm32,
256 .eqos_remove_resources = eqos_remove_resources_stm32,
257 .eqos_stop_resets = eqos_null_ops,
258 .eqos_start_resets = eqos_null_ops,
259 .eqos_stop_clks = eqos_stop_clks_stm32,
260 .eqos_start_clks = eqos_start_clks_stm32,
261 .eqos_calibrate_pads = eqos_null_ops,
262 .eqos_disable_calibration = eqos_null_ops,
263 .eqos_set_tx_clk_speed = eqos_null_ops,
264 .eqos_get_enetaddr = eqos_null_ops,
265 .eqos_get_tick_clk_rate = eqos_get_tick_clk_rate_stm32
266};
267
Marek Vasut944ba372024-03-26 13:07:23 +0100268struct eqos_config __maybe_unused eqos_stm32mp15_config = {
Marek Vasut426ca622024-03-26 13:07:22 +0100269 .reg_access_always_ok = false,
270 .mdio_wait = 10000,
271 .swr_wait = 50,
272 .config_mac = EQOS_MAC_RXQ_CTRL0_RXQ0EN_ENABLED_AV,
273 .config_mac_mdio = EQOS_MAC_MDIO_ADDRESS_CR_250_300,
274 .axi_bus_width = EQOS_AXI_WIDTH_64,
275 .interface = dev_read_phy_mode,
276 .ops = &eqos_stm32_ops
277};