blob: 513121ae6429c7da3e3bd4ab719da5ad29e8a218 [file] [log] [blame]
Frederik Kriewitz99396502009-08-23 12:56:42 +02001/*
2 * (C) Copyright 2006-2008
3 * Texas Instruments.
4 * Richard Woodruff <r-woodruff2@ti.com>
5 * Syed Mohammed Khasim <x0khasim@ti.com>
6 *
7 * (C) Copyright 2009
8 * Frederik Kriewitz <frederik@kriewitz.eu>
9 *
10 * Configuration settings for the DevKit8000 board.
11 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +020012 * SPDX-License-Identifier: GPL-2.0+
Frederik Kriewitz99396502009-08-23 12:56:42 +020013 */
14
15#ifndef __CONFIG_H
16#define __CONFIG_H
Frederik Kriewitz99396502009-08-23 12:56:42 +020017
18/* High Level Configuration Options */
Frederik Kriewitz99396502009-08-23 12:56:42 +020019#define CONFIG_OMAP 1 /* in a TI OMAP core */
20#define CONFIG_OMAP34XX 1 /* which is a 34XX */
Frederik Kriewitz99396502009-08-23 12:56:42 +020021#define CONFIG_OMAP3_DEVKIT8000 1 /* working with DevKit8000 */
Simon Schwarzbbb57cb2012-03-15 04:01:40 +000022#define CONFIG_MACH_TYPE MACH_TYPE_DEVKIT8000
Marek Vasutaede1882012-07-21 05:02:23 +000023#define CONFIG_OMAP_GPIO
24
Simon Schwarz9ec03022011-12-05 23:16:28 +000025/*
26 * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM
27 * 64 bytes before this address should be set aside for u-boot.img's
28 * header. That is 0x800FFFC0--0x80100000 should not be used for any
29 * other needs.
30 */
31#define CONFIG_SYS_TEXT_BASE 0x80100000
Thomas Weber1211d142010-10-18 15:38:15 +020032
Vaibhav Hiremath558d23d2010-06-07 15:20:34 -040033#define CONFIG_SDRC /* The chip has SDRC controller */
34
Frederik Kriewitz99396502009-08-23 12:56:42 +020035#include <asm/arch/cpu.h> /* get chip and board defs */
36#include <asm/arch/omap3.h>
37
38/* Display CPU and Board information */
39#define CONFIG_DISPLAY_CPUINFO 1
40#define CONFIG_DISPLAY_BOARDINFO 1
41
42/* Clock Defines */
43#define V_OSCK 26000000 /* Clock output from T2 */
44#define V_SCLK (V_OSCK >> 1)
45
Frederik Kriewitz99396502009-08-23 12:56:42 +020046#define CONFIG_MISC_INIT_R
47
48#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
49#define CONFIG_SETUP_MEMORY_TAGS 1
50#define CONFIG_INITRD_TAG 1
51#define CONFIG_REVISION_TAG 1
52
Grant Likely100b8492011-03-28 09:59:07 +000053#define CONFIG_OF_LIBFDT 1
54
Frederik Kriewitz99396502009-08-23 12:56:42 +020055/* Size of malloc() pool */
Sandeep Paulraj6a87b3f2009-09-09 11:50:40 -040056#define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB */
Frederik Kriewitz99396502009-08-23 12:56:42 +020057 /* Sector */
Sandeep Paulraj6a87b3f2009-09-09 11:50:40 -040058#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
Frederik Kriewitz99396502009-08-23 12:56:42 +020059
60/* Hardware drivers */
Frederik Kriewitz99396502009-08-23 12:56:42 +020061/* DM9000 */
Frederik Kriewitz99396502009-08-23 12:56:42 +020062#define CONFIG_NET_RETRY_COUNT 20
63#define CONFIG_DRIVER_DM9000 1
64#define CONFIG_DM9000_BASE 0x2c000000
65#define DM9000_IO CONFIG_DM9000_BASE
66#define DM9000_DATA (CONFIG_DM9000_BASE + 0x400)
67#define CONFIG_DM9000_USE_16BIT 1
68#define CONFIG_DM9000_NO_SROM 1
69#undef CONFIG_DM9000_DEBUG
70
71/* NS16550 Configuration */
72#define CONFIG_SYS_NS16550
73#define CONFIG_SYS_NS16550_SERIAL
74#define CONFIG_SYS_NS16550_REG_SIZE (-4)
75#define CONFIG_SYS_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
76
77/* select serial console configuration */
78#define CONFIG_CONS_INDEX 3
79#define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
80#define CONFIG_SERIAL3 3
81#define CONFIG_BAUDRATE 115200
82#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
83 115200}
84
85/* MMC */
Tom Rinibde8eea2011-09-03 21:52:45 -040086#define CONFIG_GENERIC_MMC 1
Frederik Kriewitz99396502009-08-23 12:56:42 +020087#define CONFIG_MMC 1
Tom Rinibde8eea2011-09-03 21:52:45 -040088#define CONFIG_OMAP_HSMMC 1
Frederik Kriewitz99396502009-08-23 12:56:42 +020089#define CONFIG_DOS_PARTITION 1
90
91/* I2C */
Tom Rixd77b6812009-09-29 10:19:49 -040092#define CONFIG_HARD_I2C 1
Frederik Kriewitz99396502009-08-23 12:56:42 +020093#define CONFIG_SYS_I2C_SPEED 100000
94#define CONFIG_SYS_I2C_SLAVE 1
Frederik Kriewitz99396502009-08-23 12:56:42 +020095#define CONFIG_DRIVER_OMAP34XX_I2C 1
96
97/* TWL4030 */
98#define CONFIG_TWL4030_POWER 1
99#define CONFIG_TWL4030_LED 1
100
101/* Board NAND Info */
102#define CONFIG_SYS_NO_FLASH /* no NOR flash */
103#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
104#define MTDIDS_DEFAULT "nand0=nand"
105#define MTDPARTS_DEFAULT "mtdparts=nand:" \
106 "512k(x-loader)," \
107 "1920k(u-boot)," \
108 "128k(u-boot-env)," \
109 "4m(kernel)," \
110 "-(fs)"
111
112#define CONFIG_NAND_OMAP_GPMC
113#define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
114 /* to access nand */
115#define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
116 /* to access nand at */
117 /* CS0 */
118#define GPMC_NAND_ECC_LP_x16_LAYOUT 1
119
120#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */
121 /* devices */
Frederik Kriewitz99396502009-08-23 12:56:42 +0200122#define CONFIG_JFFS2_NAND
123/* nand device jffs2 lives on */
124#define CONFIG_JFFS2_DEV "nand0"
125/* start of jffs2 partition */
126#define CONFIG_JFFS2_PART_OFFSET 0x680000
127#define CONFIG_JFFS2_PART_SIZE 0xf980000 /* size of jffs2 */
128 /* partition */
129
130/* commands to include */
131#include <config_cmd_default.h>
132
133#define CONFIG_CMD_DHCP /* DHCP support */
134#define CONFIG_CMD_EXT2 /* EXT2 Support */
135#define CONFIG_CMD_FAT /* FAT support */
136#define CONFIG_CMD_I2C /* I2C serial bus support */
137#define CONFIG_CMD_JFFS2 /* JFFS2 Support */
138#define CONFIG_CMD_MMC /* MMC support */
139#define CONFIG_CMD_MTDPARTS /* Enable MTD parts commands */
140#define CONFIG_CMD_NAND /* NAND support */
141#define CONFIG_CMD_NAND_LOCK_UNLOCK /* nand (un)lock commands */
142
143#undef CONFIG_CMD_FPGA /* FPGA configuration Support */
144#undef CONFIG_CMD_IMI /* iminfo */
145
146/* BOOTP/DHCP options */
147#define CONFIG_BOOTP_SUBNETMASK
148#define CONFIG_BOOTP_GATEWAY
149#define CONFIG_BOOTP_HOSTNAME
150#define CONFIG_BOOTP_NISDOMAIN
151#define CONFIG_BOOTP_BOOTPATH
152#define CONFIG_BOOTP_BOOTFILESIZE
153#define CONFIG_BOOTP_DNS
154#define CONFIG_BOOTP_DNS2
155#define CONFIG_BOOTP_SEND_HOSTNAME
156#define CONFIG_BOOTP_NTPSERVER
157#define CONFIG_BOOTP_TIMEOFFSET
158#undef CONFIG_BOOTP_VENDOREX
159
160/* Environment information */
161#define CONFIG_ENV_OVERWRITE /* allow to overwrite serial and ethaddr */
162
163#define CONFIG_BOOTDELAY 3
164
165#define CONFIG_EXTRA_ENV_SETTINGS \
166 "loadaddr=0x82000000\0" \
Thomas Weberf1f72f52011-09-18 22:43:58 +0000167 "console=ttyO2,115200n8\0" \
Tom Rinibde8eea2011-09-03 21:52:45 -0400168 "mmcdev=0\0" \
Frederik Kriewitz99396502009-08-23 12:56:42 +0200169 "vram=12M\0" \
170 "dvimode=1024x768MR-16@60\0" \
171 "defaultdisplay=dvi\0" \
172 "nfsopts=hard,tcp,rsize=65536,wsize=65536\0" \
173 "kernelopts=rw\0" \
174 "commonargs=" \
175 "setenv bootargs console=${console} " \
176 "vram=${vram} " \
177 "omapfb.mode=dvi:${dvimode} " \
178 "omapdss.def_disp=${defaultdisplay}\0" \
179 "mmcargs=" \
180 "run commonargs; " \
181 "setenv bootargs ${bootargs} " \
182 "root=/dev/mmcblk0p2 " \
Andreas Bießmann3b88bcf2012-08-30 23:53:32 +0000183 "rootwait " \
Frederik Kriewitz99396502009-08-23 12:56:42 +0200184 "${kernelopts}\0" \
185 "nandargs=" \
186 "run commonargs; " \
187 "setenv bootargs ${bootargs} " \
188 "omapfb.mode=dvi:${dvimode} " \
189 "omapdss.def_disp=${defaultdisplay} " \
190 "root=/dev/mtdblock4 " \
191 "rootfstype=jffs2 " \
192 "${kernelopts}\0" \
193 "netargs=" \
194 "run commonargs; " \
195 "setenv bootargs ${bootargs} " \
196 "root=/dev/nfs " \
197 "nfsroot=${serverip}:${rootpath},${nfsopts} " \
198 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off " \
199 "${kernelopts} " \
200 "dnsip1=${dnsip} " \
201 "dnsip2=${dnsip2}\0" \
Tom Rinibde8eea2011-09-03 21:52:45 -0400202 "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
Frederik Kriewitz99396502009-08-23 12:56:42 +0200203 "bootscript=echo Running bootscript from mmc ...; " \
204 "source ${loadaddr}\0" \
Tom Rinibde8eea2011-09-03 21:52:45 -0400205 "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
Frederik Kriewitz99396502009-08-23 12:56:42 +0200206 "eraseenv=nand unlock 0x260000 0x20000; nand erase 0x260000 0x20000\0" \
207 "mmcboot=echo Booting from mmc ...; " \
208 "run mmcargs; " \
209 "bootm ${loadaddr}\0" \
210 "nandboot=echo Booting from nand ...; " \
211 "run nandargs; " \
212 "nand read ${loadaddr} 280000 400000; " \
213 "bootm ${loadaddr}\0" \
214 "netboot=echo Booting from network ...; " \
215 "dhcp ${loadaddr}; " \
216 "run netargs; " \
217 "bootm ${loadaddr}\0" \
Andrew Bradforde1c7c8a2012-10-01 05:06:52 +0000218 "autoboot=mmc dev ${mmcdev}; if mmc rescan; then " \
Frederik Kriewitz99396502009-08-23 12:56:42 +0200219 "if run loadbootscript; then " \
220 "run bootscript; " \
221 "else " \
222 "if run loaduimage; then " \
223 "run mmcboot; " \
224 "else run nandboot; " \
225 "fi; " \
226 "fi; " \
227 "else run nandboot; fi\0"
228
229
230#define CONFIG_BOOTCOMMAND "run autoboot"
231
232/* Miscellaneous configurable options */
233#define CONFIG_SYS_LONGHELP /* undef to save memory */
234#define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
235#define CONFIG_AUTO_COMPLETE 1
Frederik Kriewitz99396502009-08-23 12:56:42 +0200236#define CONFIG_SYS_PROMPT "OMAP3 DevKit8000 # "
237#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
238/* Print Buffer Size */
239#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
240 sizeof(CONFIG_SYS_PROMPT) + 16)
241#define CONFIG_SYS_MAXARGS 128 /* max number of command args */
242
243/* Boot Argument Buffer Size */
244#define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
245
246#define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0 + 0x07000000)
247#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + \
248 0x01000000) /* 16MB */
249
250#define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0 + 0x02000000)
251
252/*
253 * OMAP3 has 12 GP timers, they can be driven by the system clock
254 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
255 * This rate is divided by a local divisor.
256 */
257#define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2)
258#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
259#define CONFIG_SYS_HZ 1000
260
Frederik Kriewitz99396502009-08-23 12:56:42 +0200261/* Physical Memory Map */
262#define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
263#define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
Frederik Kriewitz99396502009-08-23 12:56:42 +0200264#define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
265
Frederik Kriewitz99396502009-08-23 12:56:42 +0200266/* NAND and environment organization */
267#define PISMO1_NAND_SIZE GPMC_SIZE_128M
268
Sandeep Paulraj6a87b3f2009-09-09 11:50:40 -0400269#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
Frederik Kriewitz99396502009-08-23 12:56:42 +0200270
271#define CONFIG_ENV_IS_IN_NAND 1
272#define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */
273
Luca Ceresoli9783a2c2011-04-20 11:02:05 -0400274#define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
Frederik Kriewitz99396502009-08-23 12:56:42 +0200275
Thomas Weber1211d142010-10-18 15:38:15 +0200276#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
Thomas Weberc35e5692010-11-18 08:45:25 +0100277#define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
278#define CONFIG_SYS_INIT_RAM_SIZE 0x800
279#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
280 CONFIG_SYS_INIT_RAM_SIZE - \
281 GENERATED_GBL_DATA_SIZE)
Thomas Weber1211d142010-10-18 15:38:15 +0200282
Simon Schwarz7ae359c2011-09-14 15:32:17 -0400283/* SRAM config */
284#define CONFIG_SYS_SRAM_START 0x40200000
285#define CONFIG_SYS_SRAM_SIZE 0x10000
286
287/* Defines for SPL */
288#define CONFIG_SPL
Tom Rini28591df2012-08-13 12:03:19 -0700289#define CONFIG_SPL_FRAMEWORK
Simon Schwarz7ae359c2011-09-14 15:32:17 -0400290#define CONFIG_SPL_NAND_SIMPLE
291
292#define CONFIG_SPL_LIBCOMMON_SUPPORT
293#define CONFIG_SPL_LIBDISK_SUPPORT
Tom Riniead66c12011-11-23 05:13:06 +0000294#define CONFIG_SPL_BOARD_INIT
Simon Schwarz7ae359c2011-09-14 15:32:17 -0400295#define CONFIG_SPL_I2C_SUPPORT
296#define CONFIG_SPL_LIBGENERIC_SUPPORT
297#define CONFIG_SPL_SERIAL_SUPPORT
Marek Vasutff0ebb82012-07-21 05:02:27 +0000298#define CONFIG_SPL_GPIO_SUPPORT
Simon Schwarz7ae359c2011-09-14 15:32:17 -0400299#define CONFIG_SPL_POWER_SUPPORT
300#define CONFIG_SPL_NAND_SUPPORT
Scott Woodc352a0c2012-09-20 19:09:07 -0500301#define CONFIG_SPL_NAND_BASE
302#define CONFIG_SPL_NAND_DRIVERS
303#define CONFIG_SPL_NAND_ECC
Simon Schwarzea5c18b2011-09-30 00:41:34 +0000304#define CONFIG_SPL_MMC_SUPPORT
305#define CONFIG_SPL_FAT_SUPPORT
Simon Schwarz7ae359c2011-09-14 15:32:17 -0400306#define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/omap-common/u-boot-spl.lds"
Simon Schwarzea5c18b2011-09-30 00:41:34 +0000307#define CONFIG_SPL_FAT_LOAD_PAYLOAD_NAME "u-boot.img"
308#define CONFIG_SYS_MMC_SD_FAT_BOOT_PARTITION 1
309#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x300 /* address 0x60000 */
Simon Schwarz7ae359c2011-09-14 15:32:17 -0400310
311#define CONFIG_SPL_TEXT_BASE 0x40200000 /*CONFIG_SYS_SRAM_START*/
Tom Rinie33b7052012-05-08 07:29:31 +0000312#define CONFIG_SPL_MAX_SIZE (54 * 1024) /* 8 KB for stack */
Simon Schwarz7ae359c2011-09-14 15:32:17 -0400313#define CONFIG_SPL_STACK LOW_LEVEL_SRAM_STACK
314
Simon Schwarzbbb57cb2012-03-15 04:01:40 +0000315#define CONFIG_SPL_BSS_START_ADDR 0x80000500 /* leave space for bootargs*/
Simon Schwarz7ae359c2011-09-14 15:32:17 -0400316#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
317
318/* NAND boot config */
Tom Rinid89a06a2011-11-09 16:40:04 -0500319#define CONFIG_SYS_NAND_5_ADDR_CYCLE
Simon Schwarz7ae359c2011-09-14 15:32:17 -0400320#define CONFIG_SYS_NAND_PAGE_COUNT 64
321#define CONFIG_SYS_NAND_PAGE_SIZE 2048
322#define CONFIG_SYS_NAND_OOBSIZE 64
323#define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024)
324#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
325#define CONFIG_SYS_NAND_ECCPOS {2, 3, 4, 5, 6, 7, 8, 9,\
326 10, 11, 12, 13}
327
328#define CONFIG_SYS_NAND_ECCSIZE 512
329#define CONFIG_SYS_NAND_ECCBYTES 3
330
Simon Schwarz7ae359c2011-09-14 15:32:17 -0400331#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
332
333#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
334#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x200000
335
Simon Schwarz9ec03022011-12-05 23:16:28 +0000336#define CONFIG_SYS_SPL_MALLOC_START 0x80208000
Tom Rini001f8b52011-10-18 10:47:22 -0700337#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 /* 1 MB */
338
Simon Schwarz2128f222012-03-15 04:01:35 +0000339/* SPL OS boot options */
Simon Schwarzbbb57cb2012-03-15 04:01:40 +0000340#define CONFIG_SPL_OS_BOOT
Simon Schwarzbbb57cb2012-03-15 04:01:40 +0000341
Simon Schwarz2128f222012-03-15 04:01:35 +0000342#define CONFIG_CMD_SPL
343#define CONFIG_CMD_SPL_WRITE_SIZE 0x400 /* 1024 byte */
344#define CONFIG_CMD_SPL_NAND_OFS (CONFIG_SYS_NAND_SPL_KERNEL_OFFS+\
345 0x400000)
346#define CONFIG_SYS_NAND_SPL_KERNEL_OFFS 0x280000
Tom Rinid8064542013-06-07 14:16:43 -0400347
348#define CONFIG_SPL_FAT_LOAD_KERNEL_NAME "uImage"
349#define CONFIG_SPL_FAT_LOAD_ARGS_NAME "args"
350
351#define CONFIG_SYS_MMCSD_RAW_MODE_KERNEL_SECTOR 0x500 /* address 0xa0000 */
352#define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTOR 0x8 /* address 0x1000 */
353#define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTORS 8 /* 4KB */
354
Simon Schwarz2128f222012-03-15 04:01:35 +0000355#define CONFIG_SYS_SPL_ARGS_ADDR (PHYS_SDRAM_1 + 0x100)
356
Frederik Kriewitz99396502009-08-23 12:56:42 +0200357#endif /* __CONFIG_H */