blob: 1f7253ee96b7f1e0cc7f21c12b37f124f929a8db [file] [log] [blame]
wdenk9b7f3842003-10-09 20:09:04 +00001/*
2 * (C) Copyright 2003
3 * Thomas.Lange@corelatus.se
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#include <common.h>
25#include <command.h>
26#include <asm/au1x00.h>
27#include <asm/mipsregs.h>
28
29long int initdram(int board_type)
30{
31 /* Sdram is setup by assembler code */
32 /* If memory could be changed, we should return the true value here */
wdenk96c7a8c2005-01-09 22:28:56 +000033 return MEM_SIZE*1024*1024;
wdenk9b7f3842003-10-09 20:09:04 +000034}
35
36#define BCSR_PCMCIA_PC0DRVEN 0x0010
37#define BCSR_PCMCIA_PC0RST 0x0080
38
39/* In cpu/mips/cpu.c */
40void write_one_tlb( int index, u32 pagemask, u32 hi, u32 low0, u32 low1 );
41
42int checkboard (void)
43{
44 u16 status;
wdenk96c7a8c2005-01-09 22:28:56 +000045 volatile u32 *pcmcia_bcsr = (u32*)(DB1XX0_BCSR_ADDR+0x10);
46 volatile u32 *phy = (u32*)(DB1XX0_BCSR_ADDR+0xC);
wdenk9b7f3842003-10-09 20:09:04 +000047 volatile u32 *sys_counter = (volatile u32*)SYS_COUNTER_CNTRL;
48 u32 proc_id;
49
50 *sys_counter = 0x100; /* Enable 32 kHz oscillator for RTC/TOY */
51
52 proc_id = read_32bit_cp0_register(CP0_PRID);
53
wdenk4ea537d2003-12-07 18:32:37 +000054 switch (proc_id >> 24) {
wdenk9b7f3842003-10-09 20:09:04 +000055 case 0:
wdenk4ea537d2003-12-07 18:32:37 +000056 puts ("Board: Merlot (DbAu1000)\n");
57 printf ("CPU: Au1000 396 MHz, id: 0x%02x, rev: 0x%02x\n",
58 (proc_id >> 8) & 0xFF, proc_id & 0xFF);
59 break;
60 case 1:
61 puts ("Board: DbAu1500\n");
62 printf ("CPU: Au1500, id: 0x%02x, rev: 0x%02x\n",
63 (proc_id >> 8) & 0xFF, proc_id & 0xFF);
64 break;
65 case 2:
66 puts ("Board: DbAu1100\n");
67 printf ("CPU: Au1100, id: 0x%02x, rev: 0x%02x\n",
68 (proc_id >> 8) & 0xFF, proc_id & 0xFF);
69 break;
wdenk96c7a8c2005-01-09 22:28:56 +000070 case 3:
71 puts ("Board: DbAu1550\n");
72 printf ("CPU: Au1550, id: 0x%02x, rev: 0x%02x\n",
73 (proc_id >> 8) & 0xFF, proc_id & 0xFF);
74 break;
wdenk9b7f3842003-10-09 20:09:04 +000075 default:
wdenk4ea537d2003-12-07 18:32:37 +000076 printf ("Unsupported cpu %d, proc_id=0x%x\n", proc_id >> 24, proc_id);
wdenk9b7f3842003-10-09 20:09:04 +000077 }
78#ifdef CONFIG_IDE_PCMCIA
79 /* Enable 3.3 V on slot 0 ( VCC )
80 No 5V */
81 status = 4;
82 *pcmcia_bcsr = status;
83
84 status |= BCSR_PCMCIA_PC0DRVEN;
85 *pcmcia_bcsr = status;
86 au_sync();
87
88 udelay(300*1000);
89
90 status |= BCSR_PCMCIA_PC0RST;
91 *pcmcia_bcsr = status;
92 au_sync();
93
94 udelay(100*1000);
95
96 /* PCMCIA is on a 36 bit physical address.
97 We need to map it into a 32 bit addresses */
98
99#if 0
100 /* We dont need theese unless we run whole pcmcia package */
101 write_one_tlb(20, /* index */
102 0x01ffe000, /* Pagemask, 16 MB pages */
103 CFG_PCMCIA_IO_BASE, /* Hi */
104 0x3C000017, /* Lo0 */
105 0x3C200017); /* Lo1 */
106
107 write_one_tlb(21, /* index */
108 0x01ffe000, /* Pagemask, 16 MB pages */
109 CFG_PCMCIA_ATTR_BASE, /* Hi */
110 0x3D000017, /* Lo0 */
111 0x3D200017); /* Lo1 */
wdenk604b7a12004-06-09 15:29:49 +0000112#endif /* 0 */
wdenk9b7f3842003-10-09 20:09:04 +0000113 write_one_tlb(22, /* index */
114 0x01ffe000, /* Pagemask, 16 MB pages */
115 CFG_PCMCIA_MEM_ADDR, /* Hi */
116 0x3E000017, /* Lo0 */
117 0x3E200017); /* Lo1 */
wdenk604b7a12004-06-09 15:29:49 +0000118#endif /* CONFIG_IDE_PCMCIA */
wdenk9b7f3842003-10-09 20:09:04 +0000119
120 /* Release reset of ethernet PHY chips */
121 /* Always do this, because linux does not know about it */
122 *phy = 3;
123
124 return 0;
wdenk9b7f3842003-10-09 20:09:04 +0000125}