blob: 807cfcdb196f631e6d4b86ed5e4c901e15069ace [file] [log] [blame]
Eugen Hristev860d8ba2018-07-06 11:15:10 +03001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Copyright (C) 2018 Microchip Technology, Inc.
4 * Eugen Hristev <eugen.hristev@microchip.com>
5 */
6
7#include <common.h>
8#include <debug_uart.h>
9#include <asm/io.h>
10#include <asm/arch/at91_common.h>
11#include <asm/arch/atmel_pio4.h>
12#include <asm/arch/atmel_mpddrc.h>
13#include <asm/arch/atmel_sdhci.h>
14#include <asm/arch/clk.h>
15#include <asm/arch/gpio.h>
16#include <asm/arch/sama5d2.h>
17
18DECLARE_GLOBAL_DATA_PTR;
19
20int board_late_init(void)
21{
22 return 0;
23}
24
25#ifdef CONFIG_DEBUG_UART_BOARD_INIT
26static void board_uart0_hw_init(void)
27{
28 atmel_pio4_set_c_periph(AT91_PIO_PORTB, 26, ATMEL_PIO_PUEN_MASK); /* URXD0 */
29 atmel_pio4_set_c_periph(AT91_PIO_PORTB, 27, 0); /* UTXD0 */
30
31 at91_periph_clk_enable(ATMEL_ID_UART0);
32}
33
34void board_debug_uart_init(void)
35{
36 board_uart0_hw_init();
37}
38#endif
39
40int board_early_init_f(void)
41{
42#ifdef CONFIG_DEBUG_UART
43 debug_uart_init();
44#endif
45 return 0;
46}
47
48int board_init(void)
49{
50 /* address of boot parameters */
51 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
52
53 return 0;
54}
55
56int dram_init(void)
57{
58 gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
59 CONFIG_SYS_SDRAM_SIZE);
60 return 0;
61}
62
63#define MAC24AA_MAC_OFFSET 0xfa
64
65int misc_init_r(void)
66{
67#ifdef CONFIG_I2C_EEPROM
68 at91_set_ethaddr(MAC24AA_MAC_OFFSET);
69#endif
70 return 0;
71}
72
73/* SPL */
74#ifdef CONFIG_SPL_BUILD
75
76#ifdef CONFIG_SD_BOOT
77void spl_mmc_init(void)
78{
79 atmel_pio4_set_a_periph(AT91_PIO_PORTA, 1, 0); /* CMD */
80 atmel_pio4_set_a_periph(AT91_PIO_PORTA, 2, 0); /* DAT0 */
81 atmel_pio4_set_a_periph(AT91_PIO_PORTA, 3, 0); /* DAT1 */
82 atmel_pio4_set_a_periph(AT91_PIO_PORTA, 4, 0); /* DAT2 */
83 atmel_pio4_set_a_periph(AT91_PIO_PORTA, 5, 0); /* DAT3 */
84 atmel_pio4_set_a_periph(AT91_PIO_PORTA, 0, 0); /* CK */
85 atmel_pio4_set_a_periph(AT91_PIO_PORTA, 13, 0); /* CD */
86
87 at91_periph_clk_enable(ATMEL_ID_SDMMC0);
88}
89#endif
90
91void spl_board_init(void)
92{
93#ifdef CONFIG_SD_BOOT
94 spl_mmc_init();
95#endif
96}
97
98void spl_display_print(void)
99{
100}
101
102static void ddrc_conf(struct atmel_mpddrc_config *ddrc)
103{
104 ddrc->md = (ATMEL_MPDDRC_MD_DBW_32_BITS | ATMEL_MPDDRC_MD_DDR3_SDRAM);
105
106 ddrc->cr = (ATMEL_MPDDRC_CR_NC_COL_10 |
107 ATMEL_MPDDRC_CR_NR_ROW_14 |
108 ATMEL_MPDDRC_CR_CAS_DDR_CAS5 |
109 ATMEL_MPDDRC_CR_DIC_DS |
110 ATMEL_MPDDRC_CR_NB_8BANKS |
111 ATMEL_MPDDRC_CR_DECOD_INTERLEAVED |
112 ATMEL_MPDDRC_CR_UNAL_SUPPORTED);
113
114 ddrc->rtr = 0x298;
115
116 ddrc->tpr0 = ((6 << ATMEL_MPDDRC_TPR0_TRAS_OFFSET) |
117 (3 << ATMEL_MPDDRC_TPR0_TRCD_OFFSET) |
118 (3 << ATMEL_MPDDRC_TPR0_TWR_OFFSET) |
119 (9 << ATMEL_MPDDRC_TPR0_TRC_OFFSET) |
120 (3 << ATMEL_MPDDRC_TPR0_TRP_OFFSET) |
121 (4 << ATMEL_MPDDRC_TPR0_TRRD_OFFSET) |
122 (4 << ATMEL_MPDDRC_TPR0_TWTR_OFFSET) |
123 (4 << ATMEL_MPDDRC_TPR0_TMRD_OFFSET));
124
125 ddrc->tpr1 = ((27 << ATMEL_MPDDRC_TPR1_TRFC_OFFSET) |
126 (29 << ATMEL_MPDDRC_TPR1_TXSNR_OFFSET) |
127 (0 << ATMEL_MPDDRC_TPR1_TXSRD_OFFSET) |
128 (10 << ATMEL_MPDDRC_TPR1_TXP_OFFSET));
129
130 ddrc->tpr2 = ((0 << ATMEL_MPDDRC_TPR2_TXARD_OFFSET) |
131 (0 << ATMEL_MPDDRC_TPR2_TXARDS_OFFSET) |
132 (0 << ATMEL_MPDDRC_TPR2_TRPA_OFFSET) |
133 (4 << ATMEL_MPDDRC_TPR2_TRTP_OFFSET) |
134 (7 << ATMEL_MPDDRC_TPR2_TFAW_OFFSET));
135}
136
137void mem_init(void)
138{
139 struct at91_pmc *pmc = (struct at91_pmc *)ATMEL_BASE_PMC;
140 struct atmel_mpddr *mpddrc = (struct atmel_mpddr *)ATMEL_BASE_MPDDRC;
141 struct atmel_mpddrc_config ddrc_config;
142 u32 reg;
143
144 ddrc_conf(&ddrc_config);
145
146 at91_periph_clk_enable(ATMEL_ID_MPDDRC);
147 writel(AT91_PMC_DDR, &pmc->scer);
148
149 reg = readl(&mpddrc->io_calibr);
150 reg &= ~ATMEL_MPDDRC_IO_CALIBR_RDIV;
151 reg |= ATMEL_MPDDRC_IO_CALIBR_DDR3_RZQ_55;
152 reg &= ~ATMEL_MPDDRC_IO_CALIBR_TZQIO;
153 reg |= ATMEL_MPDDRC_IO_CALIBR_TZQIO_(100);
154 writel(reg, &mpddrc->io_calibr);
155
156 writel(ATMEL_MPDDRC_RD_DATA_PATH_SHIFT_ONE_CYCLE,
157 &mpddrc->rd_data_path);
158
159 ddr3_init(ATMEL_BASE_MPDDRC, ATMEL_BASE_DDRCS, &ddrc_config);
160
161 writel(0x5355, &mpddrc->cal_mr4);
162 writel(64, &mpddrc->tim_cal);
163}
164
165void at91_pmc_init(void)
166{
167 u32 tmp;
168
169 /*
170 * while coming from the ROM code, we run on PLLA @ 492 MHz / 164 MHz
171 * so we need to slow down and configure MCKR accordingly.
172 * This is why we have a special flavor of the switching function.
173 */
174 tmp = AT91_PMC_MCKR_PLLADIV_2 |
175 AT91_PMC_MCKR_MDIV_3 |
176 AT91_PMC_MCKR_CSS_MAIN;
177 at91_mck_init_down(tmp);
178
179 tmp = AT91_PMC_PLLAR_29 |
180 AT91_PMC_PLLXR_PLLCOUNT(0x3f) |
181 AT91_PMC_PLLXR_MUL(82) |
182 AT91_PMC_PLLXR_DIV(1);
183 at91_plla_init(tmp);
184
185 tmp = AT91_PMC_MCKR_H32MXDIV |
186 AT91_PMC_MCKR_PLLADIV_2 |
187 AT91_PMC_MCKR_MDIV_3 |
188 AT91_PMC_MCKR_CSS_PLLA;
189 at91_mck_init(tmp);
190}
191#endif