blob: 244f811ff65bd66c801228735c2c74c676642f72 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -05002/*
Kumar Galaad4e9d42011-01-04 17:57:59 -06003 * Copyright 2004, 2007, 2010-2011 Freescale Semiconductor.
Biwen Li037fa1a2020-05-01 20:56:37 +08004 * Copyright 2020 NXP
Jon Loeliger77a4f6e2005-07-25 14:05:07 -05005 */
6
7/*
8 * mpc8548cds board configuration file
9 *
10 * Please refer to doc/README.mpc85xxcds for more info.
11 *
12 */
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
Kumar Galaad4e9d42011-01-04 17:57:59 -060016#define CONFIG_SYS_SRIO
17#define CONFIG_SRIO1 /* SRIO port 1 */
18
Ed Swarthout95ae0a02007-07-27 01:50:52 -050019#define CONFIG_PCI1 /* PCI controller 1 */
Robert P. J. Daya8099812016-05-03 19:52:49 -040020#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
Ed Swarthout95ae0a02007-07-27 01:50:52 -050021#undef CONFIG_PCI2
Ed Swarthout95ae0a02007-07-27 01:50:52 -050022
Ed Swarthout95ae0a02007-07-27 01:50:52 -050023#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050024
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050025#ifndef __ASSEMBLY__
Simon Glassfb64e362020-05-10 11:40:09 -060026#include <linux/stringify.h>
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050027#endif
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050028
29/*
30 * These can be toggled for performance analysis, otherwise use default.
31 */
Ed Swarthout95ae0a02007-07-27 01:50:52 -050032#define CONFIG_L2_CACHE /* toggle L2 cache */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050033
34/*
35 * Only possible on E500 Version 2 or newer cores.
36 */
37#define CONFIG_ENABLE_36BIT_PHYS 1
38
Timur Tabid8f341c2011-08-04 18:03:41 -050039#define CONFIG_SYS_CCSRBAR 0xe0000000
40#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050041
Jon Loeligerc378bae2008-03-18 13:51:06 -050042/* DDR Setup */
Jon Loeligerc378bae2008-03-18 13:51:06 -050043#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
Jon Loeligerc378bae2008-03-18 13:51:06 -050044
Jon Loeligerc378bae2008-03-18 13:51:06 -050045#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
46
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020047#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
48#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050049
Jon Loeligerc378bae2008-03-18 13:51:06 -050050/* I2C addresses of SPD EEPROMs */
51#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
52
53/* Make sure required options are set */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050054#ifndef CONFIG_SPD_EEPROM
55#error ("CONFIG_SPD_EEPROM is required")
56#endif
57
chenhui zhaoe97171e2011-10-13 13:40:59 +080058/*
59 * Physical Address Map
60 *
61 * 32bit:
62 * 0x0000_0000 0x7fff_ffff DDR 2G cacheable
63 * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M cacheable
64 * 0xa000_0000 0xbfff_ffff PCIe MEM 512M cacheable
65 * 0xc000_0000 0xdfff_ffff RapidIO 512M cacheable
66 * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable
67 * 0xe200_0000 0xe20f_ffff PCI1 IO 1M non-cacheable
68 * 0xe300_0000 0xe30f_ffff PCIe IO 1M non-cacheable
69 * 0xf000_0000 0xf3ff_ffff SDRAM 64M cacheable
70 * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS 1M non-cacheable
71 * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable
72 * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable
73 *
chenhui zhaoa9dd52d2011-10-13 13:41:00 +080074 * 36bit:
75 * 0x00000_0000 0x07fff_ffff DDR 2G cacheable
76 * 0xc0000_0000 0xc1fff_ffff PCI1 MEM 512M cacheable
77 * 0xc2000_0000 0xc3fff_ffff PCIe MEM 512M cacheable
78 * 0xc4000_0000 0xc5fff_ffff RapidIO 512M cacheable
79 * 0xfe000_0000 0xfe00f_ffff CCSR 1M non-cacheable
80 * 0xfe200_0000 0xfe20f_ffff PCI1 IO 1M non-cacheable
81 * 0xfe300_0000 0xfe30f_ffff PCIe IO 1M non-cacheable
82 * 0xff000_0000 0xff3ff_ffff SDRAM 64M cacheable
83 * 0xff800_0000 0xff80f_ffff NVRAM/CADMUS 1M non-cacheable
84 * 0xfff00_0000 0xfff7f_ffff FLASH (2nd bank) 8M non-cacheable
85 * 0xfff80_0000 0xfffff_ffff FLASH (boot bank) 8M non-cacheable
86 *
chenhui zhaoe97171e2011-10-13 13:40:59 +080087 */
88
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050089/*
90 * Local Bus Definitions
91 */
92
93/*
94 * FLASH on the Local Bus
95 * Two banks, 8M each, using the CFI driver.
96 * Boot from BR0/OR0 bank at 0xff00_0000
97 * Alternate BR1/OR1 bank at 0xff80_0000
98 *
99 * BR0, BR1:
100 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
101 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
102 * Port Size = 16 bits = BRx[19:20] = 10
103 * Use GPCM = BRx[24:26] = 000
104 * Valid = BRx[31] = 1
105 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500106 * 0 4 8 12 16 20 24 28
107 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
108 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500109 *
110 * OR0, OR1:
111 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
112 * Reserved ORx[17:18] = 11, confusion here?
113 * CSNT = ORx[20] = 1
114 * ACS = half cycle delay = ORx[21:22] = 11
115 * SCY = 6 = ORx[24:27] = 0110
116 * TRLX = use relaxed timing = ORx[29] = 1
117 * EAD = use external address latch delay = OR[31] = 1
118 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500119 * 0 4 8 12 16 20 24 28
120 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500121 */
122
chenhui zhaoe97171e2011-10-13 13:40:59 +0800123#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800124#ifdef CONFIG_PHYS_64BIT
125#define CONFIG_SYS_FLASH_BASE_PHYS 0xfff000000ull
126#else
chenhui zhaoe97171e2011-10-13 13:40:59 +0800127#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800128#endif
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500129
chenhui zhaoe97171e2011-10-13 13:40:59 +0800130#define CONFIG_SYS_FLASH_BANKS_LIST \
131 {CONFIG_SYS_FLASH_BASE_PHYS + 0x800000, CONFIG_SYS_FLASH_BASE_PHYS}
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200132#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
133#undef CONFIG_SYS_FLASH_CHECKSUM
134#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
135#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500136
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200137#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500138
chenhui zhao3560dbd2011-09-06 16:41:19 +0000139#define CONFIG_HWCONFIG /* enable hwconfig */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500140
141/*
142 * SDRAM on the Local Bus
143 */
chenhui zhaoe97171e2011-10-13 13:40:59 +0800144#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800145#ifdef CONFIG_PHYS_64BIT
146#define CONFIG_SYS_LBC_SDRAM_BASE_PHYS 0xff0000000ull
147#else
chenhui zhaoe97171e2011-10-13 13:40:59 +0800148#define CONFIG_SYS_LBC_SDRAM_BASE_PHYS CONFIG_SYS_LBC_SDRAM_BASE
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800149#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200150#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500151
152/*
153 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200154 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500155 *
156 * For BR2, need:
157 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
158 * port-size = 32-bits = BR2[19:20] = 11
159 * no parity checking = BR2[21:22] = 00
160 * SDRAM for MSEL = BR2[24:26] = 011
161 * Valid = BR[31] = 1
162 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500163 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500164 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
165 *
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200166 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500167 * FIXME: the top 17 bits of BR2.
168 */
169
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500170/*
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500172 *
173 * For OR2, need:
174 * 64MB mask for AM, OR2[0:7] = 1111 1100
175 * XAM, OR2[17:18] = 11
176 * 9 columns OR2[19-21] = 010
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500177 * 13 rows OR2[23-25] = 100
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500178 * EAD set for extra time OR[31] = 1
179 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500180 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500181 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
182 */
183
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200184#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
185#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
186#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
187#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500188
189/*
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500190 * Common settings for all Local Bus SDRAM commands.
191 * At run time, either BSMA1516 (for CPU 1.1)
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500192 * or BSMA1617 (for CPU 1.0) (old)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500193 * is OR'ed in too.
194 */
Kumar Gala727c6a62009-03-26 01:34:38 -0500195#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
196 | LSDMR_PRETOACT7 \
197 | LSDMR_ACTTORW7 \
198 | LSDMR_BL8 \
199 | LSDMR_WRC4 \
200 | LSDMR_CL3 \
201 | LSDMR_RFEN \
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500202 )
203
204/*
205 * The CADMUS registers are connected to CS3 on CDS.
206 * The new memory map places CADMUS at 0xf8000000.
207 *
208 * For BR3, need:
209 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
210 * port-size = 8-bits = BR[19:20] = 01
211 * no parity checking = BR[21:22] = 00
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500212 * GPMC for MSEL = BR[24:26] = 000
213 * Valid = BR[31] = 1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500214 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500215 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500216 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
217 *
218 * For OR3, need:
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500219 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500220 * disable buffer ctrl OR[19] = 0
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500221 * CSNT OR[20] = 1
222 * ACS OR[21:22] = 11
223 * XACS OR[23] = 1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500224 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500225 * SETA OR[28] = 0
226 * TRLX OR[29] = 1
227 * EHTR OR[30] = 1
228 * EAD extra time OR[31] = 1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500229 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500230 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500231 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
232 */
233
Jon Loeliger6bcdb402008-03-19 15:02:07 -0500234#define CONFIG_FSL_CADMUS
235
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500236#define CADMUS_BASE_ADDR 0xf8000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800237#ifdef CONFIG_PHYS_64BIT
238#define CADMUS_BASE_ADDR_PHYS 0xff8000000ull
239#else
chenhui zhaoe97171e2011-10-13 13:40:59 +0800240#define CADMUS_BASE_ADDR_PHYS CADMUS_BASE_ADDR
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800241#endif
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500242
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200243#define CONFIG_SYS_INIT_RAM_LOCK 1
244#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200245#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500246
Wolfgang Denk0191e472010-10-26 14:34:52 +0200247#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200248#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500249
Hou Zhiqiang8547bb22019-08-20 09:35:35 +0000250#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500251
252/* Serial Port */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200253#define CONFIG_SYS_NS16550_SERIAL
254#define CONFIG_SYS_NS16550_REG_SIZE 1
255#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500256
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200257#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500258 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
259
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200260#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
261#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500262
Jon Loeliger43d818f2006-10-20 15:50:15 -0500263/*
264 * I2C
265 */
Igor Opaniukf7c91762021-02-09 13:52:45 +0200266#if !CONFIG_IS_ENABLED(DM_I2C)
Heiko Schocherf2850742012-10-24 13:48:22 +0200267#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Biwen Li037fa1a2020-05-01 20:56:37 +0800268#else
269#define CONFIG_SYS_SPD_BUS_NUM 0
Biwen Li037fa1a2020-05-01 20:56:37 +0800270#endif
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500271
Timur Tabi0b87d3f2008-07-18 16:52:23 +0200272/* EEPROM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200273#define CONFIG_SYS_I2C_EEPROM_CCID
Timur Tabi0b87d3f2008-07-18 16:52:23 +0200274
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500275/*
276 * General PCI
Sergei Shtylyov6ffad932006-12-27 22:07:15 +0300277 * Memory space is mapped 1-1, but I/O space must start from 0.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500278 */
Kumar Galaef43b6e2008-12-02 16:08:39 -0600279#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800280#ifdef CONFIG_PHYS_64BIT
281#define CONFIG_SYS_PCI1_MEM_BUS 0xe0000000
282#define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
283#else
Kumar Gala3fe80872008-12-02 16:08:36 -0600284#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600285#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800286#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200287#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600288#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala64bb6d12008-12-02 16:08:37 -0600289#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800290#ifdef CONFIG_PHYS_64BIT
291#define CONFIG_SYS_PCI1_IO_PHYS 0xfe2000000ull
292#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200293#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800294#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200295#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500296
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500297#ifdef CONFIG_PCIE1
Kumar Galaef43b6e2008-12-02 16:08:39 -0600298#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800299#ifdef CONFIG_PHYS_64BIT
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800300#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc20000000ull
301#else
Kumar Galaef43b6e2008-12-02 16:08:39 -0600302#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800303#endif
Kumar Gala60ff4642008-12-02 16:08:40 -0600304#define CONFIG_SYS_PCIE1_IO_VIRT 0xe3000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800305#ifdef CONFIG_PHYS_64BIT
306#define CONFIG_SYS_PCIE1_IO_PHYS 0xfe3000000ull
307#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200308#define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800309#endif
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500310#endif
Zang Roy-r61911a5f77dc2006-12-14 14:14:55 +0800311
312/*
313 * RapidIO MMU
314 */
chenhui zhaoe97171e2011-10-13 13:40:59 +0800315#define CONFIG_SYS_SRIO1_MEM_VIRT 0xc0000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800316#ifdef CONFIG_PHYS_64BIT
317#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc40000000ull
318#else
chenhui zhaoe97171e2011-10-13 13:40:59 +0800319#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc0000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800320#endif
Kumar Galaad4e9d42011-01-04 17:57:59 -0600321#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500322
323#if defined(CONFIG_PCI)
chenhui zhao3560dbd2011-09-06 16:41:19 +0000324#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500325#endif /* CONFIG_PCI */
326
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500327#if defined(CONFIG_TSEC_ENET)
328
Kim Phillips177e58f2007-05-16 16:52:19 -0500329#define CONFIG_TSEC1 1
330#define CONFIG_TSEC1_NAME "eTSEC0"
331#define CONFIG_TSEC2 1
332#define CONFIG_TSEC2_NAME "eTSEC1"
333#define CONFIG_TSEC3 1
334#define CONFIG_TSEC3_NAME "eTSEC2"
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500335#define CONFIG_TSEC4
Kim Phillips177e58f2007-05-16 16:52:19 -0500336#define CONFIG_TSEC4_NAME "eTSEC3"
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500337#undef CONFIG_MPC85XX_FEC
338
339#define TSEC1_PHY_ADDR 0
340#define TSEC2_PHY_ADDR 1
341#define TSEC3_PHY_ADDR 2
342#define TSEC4_PHY_ADDR 3
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500343
344#define TSEC1_PHYIDX 0
345#define TSEC2_PHYIDX 0
346#define TSEC3_PHYIDX 0
347#define TSEC4_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500348#define TSEC1_FLAGS TSEC_GIGABIT
349#define TSEC2_FLAGS TSEC_GIGABIT
350#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
351#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500352#endif /* CONFIG_TSEC_ENET */
353
354/*
355 * Environment
356 */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500357
358#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200359#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500360
Jon Loeligere63319f2007-06-13 13:22:08 -0500361/*
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500362 * Miscellaneous configurable options
363 */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500364
365/*
366 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500367 * have to be in the first 64 MB of memory, since this is
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500368 * the maximum mapped by the Linux kernel during initialization.
369 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500370#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
371#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500372
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500373/*
374 * Environment Configuration
375 */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500376
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500377#define CONFIG_IPADDR 192.168.1.253
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500378
Mario Six790d8442018-03-28 14:38:20 +0200379#define CONFIG_HOSTNAME "unknown"
Joe Hershberger257ff782011-10-13 13:03:47 +0000380#define CONFIG_ROOTPATH "/nfsroot"
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500381#define CONFIG_UBOOTPATH 8548cds/u-boot.bin /* TFTP server */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500382
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500383#define CONFIG_SERVERIP 192.168.1.1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500384#define CONFIG_GATEWAYIP 192.168.1.1
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500385#define CONFIG_NETMASK 255.255.255.0
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500386
chenhui zhao3560dbd2011-09-06 16:41:19 +0000387#define CONFIG_EXTRA_ENV_SETTINGS \
388 "hwconfig=fsl_ddr:ecc=off\0" \
389 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200390 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
chenhui zhao3560dbd2011-09-06 16:41:19 +0000391 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200392 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
393 " +$filesize; " \
394 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
395 " +$filesize; " \
396 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
397 " $filesize; " \
398 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
399 " +$filesize; " \
400 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
401 " $filesize\0" \
chenhui zhao3560dbd2011-09-06 16:41:19 +0000402 "consoledev=ttyS1\0" \
403 "ramdiskaddr=2000000\0" \
404 "ramdiskfile=ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500405 "fdtaddr=1e00000\0" \
chenhui zhao3560dbd2011-09-06 16:41:19 +0000406 "fdtfile=mpc8548cds.dtb\0"
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500407
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500408#endif /* __CONFIG_H */