Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 2 | /* |
Kumar Gala | ad4e9d4 | 2011-01-04 17:57:59 -0600 | [diff] [blame] | 3 | * Copyright 2004, 2007, 2010-2011 Freescale Semiconductor. |
Biwen Li | 037fa1a | 2020-05-01 20:56:37 +0800 | [diff] [blame] | 4 | * Copyright 2020 NXP |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | /* |
| 8 | * mpc8548cds board configuration file |
| 9 | * |
| 10 | * Please refer to doc/README.mpc85xxcds for more info. |
| 11 | * |
| 12 | */ |
| 13 | #ifndef __CONFIG_H |
| 14 | #define __CONFIG_H |
| 15 | |
Kumar Gala | ad4e9d4 | 2011-01-04 17:57:59 -0600 | [diff] [blame] | 16 | #define CONFIG_SYS_SRIO |
| 17 | #define CONFIG_SRIO1 /* SRIO port 1 */ |
| 18 | |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 19 | #define CONFIG_PCI1 /* PCI controller 1 */ |
Robert P. J. Day | a809981 | 2016-05-03 19:52:49 -0400 | [diff] [blame] | 20 | #define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */ |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 21 | #undef CONFIG_PCI2 |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 22 | |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 23 | #define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */ |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 24 | |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 25 | #ifndef __ASSEMBLY__ |
Simon Glass | fb64e36 | 2020-05-10 11:40:09 -0600 | [diff] [blame] | 26 | #include <linux/stringify.h> |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 27 | #endif |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 28 | |
| 29 | /* |
| 30 | * These can be toggled for performance analysis, otherwise use default. |
| 31 | */ |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 32 | #define CONFIG_L2_CACHE /* toggle L2 cache */ |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 33 | |
| 34 | /* |
| 35 | * Only possible on E500 Version 2 or newer cores. |
| 36 | */ |
| 37 | #define CONFIG_ENABLE_36BIT_PHYS 1 |
| 38 | |
Timur Tabi | d8f341c | 2011-08-04 18:03:41 -0500 | [diff] [blame] | 39 | #define CONFIG_SYS_CCSRBAR 0xe0000000 |
| 40 | #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 41 | |
Jon Loeliger | c378bae | 2008-03-18 13:51:06 -0500 | [diff] [blame] | 42 | /* DDR Setup */ |
Jon Loeliger | c378bae | 2008-03-18 13:51:06 -0500 | [diff] [blame] | 43 | #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/ |
Jon Loeliger | c378bae | 2008-03-18 13:51:06 -0500 | [diff] [blame] | 44 | |
Jon Loeliger | c378bae | 2008-03-18 13:51:06 -0500 | [diff] [blame] | 45 | #define CONFIG_MEM_INIT_VALUE 0xDeadBeef |
| 46 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 47 | #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ |
| 48 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 49 | |
Jon Loeliger | c378bae | 2008-03-18 13:51:06 -0500 | [diff] [blame] | 50 | /* I2C addresses of SPD EEPROMs */ |
| 51 | #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ |
| 52 | |
| 53 | /* Make sure required options are set */ |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 54 | #ifndef CONFIG_SPD_EEPROM |
| 55 | #error ("CONFIG_SPD_EEPROM is required") |
| 56 | #endif |
| 57 | |
chenhui zhao | e97171e | 2011-10-13 13:40:59 +0800 | [diff] [blame] | 58 | /* |
| 59 | * Physical Address Map |
| 60 | * |
| 61 | * 32bit: |
| 62 | * 0x0000_0000 0x7fff_ffff DDR 2G cacheable |
| 63 | * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M cacheable |
| 64 | * 0xa000_0000 0xbfff_ffff PCIe MEM 512M cacheable |
| 65 | * 0xc000_0000 0xdfff_ffff RapidIO 512M cacheable |
| 66 | * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable |
| 67 | * 0xe200_0000 0xe20f_ffff PCI1 IO 1M non-cacheable |
| 68 | * 0xe300_0000 0xe30f_ffff PCIe IO 1M non-cacheable |
| 69 | * 0xf000_0000 0xf3ff_ffff SDRAM 64M cacheable |
| 70 | * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS 1M non-cacheable |
| 71 | * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable |
| 72 | * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable |
| 73 | * |
chenhui zhao | a9dd52d | 2011-10-13 13:41:00 +0800 | [diff] [blame] | 74 | * 36bit: |
| 75 | * 0x00000_0000 0x07fff_ffff DDR 2G cacheable |
| 76 | * 0xc0000_0000 0xc1fff_ffff PCI1 MEM 512M cacheable |
| 77 | * 0xc2000_0000 0xc3fff_ffff PCIe MEM 512M cacheable |
| 78 | * 0xc4000_0000 0xc5fff_ffff RapidIO 512M cacheable |
| 79 | * 0xfe000_0000 0xfe00f_ffff CCSR 1M non-cacheable |
| 80 | * 0xfe200_0000 0xfe20f_ffff PCI1 IO 1M non-cacheable |
| 81 | * 0xfe300_0000 0xfe30f_ffff PCIe IO 1M non-cacheable |
| 82 | * 0xff000_0000 0xff3ff_ffff SDRAM 64M cacheable |
| 83 | * 0xff800_0000 0xff80f_ffff NVRAM/CADMUS 1M non-cacheable |
| 84 | * 0xfff00_0000 0xfff7f_ffff FLASH (2nd bank) 8M non-cacheable |
| 85 | * 0xfff80_0000 0xfffff_ffff FLASH (boot bank) 8M non-cacheable |
| 86 | * |
chenhui zhao | e97171e | 2011-10-13 13:40:59 +0800 | [diff] [blame] | 87 | */ |
| 88 | |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 89 | /* |
| 90 | * Local Bus Definitions |
| 91 | */ |
| 92 | |
| 93 | /* |
| 94 | * FLASH on the Local Bus |
| 95 | * Two banks, 8M each, using the CFI driver. |
| 96 | * Boot from BR0/OR0 bank at 0xff00_0000 |
| 97 | * Alternate BR1/OR1 bank at 0xff80_0000 |
| 98 | * |
| 99 | * BR0, BR1: |
| 100 | * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0 |
| 101 | * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0 |
| 102 | * Port Size = 16 bits = BRx[19:20] = 10 |
| 103 | * Use GPCM = BRx[24:26] = 000 |
| 104 | * Valid = BRx[31] = 1 |
| 105 | * |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 106 | * 0 4 8 12 16 20 24 28 |
| 107 | * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0 |
| 108 | * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1 |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 109 | * |
| 110 | * OR0, OR1: |
| 111 | * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0 |
| 112 | * Reserved ORx[17:18] = 11, confusion here? |
| 113 | * CSNT = ORx[20] = 1 |
| 114 | * ACS = half cycle delay = ORx[21:22] = 11 |
| 115 | * SCY = 6 = ORx[24:27] = 0110 |
| 116 | * TRLX = use relaxed timing = ORx[29] = 1 |
| 117 | * EAD = use external address latch delay = OR[31] = 1 |
| 118 | * |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 119 | * 0 4 8 12 16 20 24 28 |
| 120 | * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 121 | */ |
| 122 | |
chenhui zhao | e97171e | 2011-10-13 13:40:59 +0800 | [diff] [blame] | 123 | #define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */ |
chenhui zhao | a9dd52d | 2011-10-13 13:41:00 +0800 | [diff] [blame] | 124 | #ifdef CONFIG_PHYS_64BIT |
| 125 | #define CONFIG_SYS_FLASH_BASE_PHYS 0xfff000000ull |
| 126 | #else |
chenhui zhao | e97171e | 2011-10-13 13:40:59 +0800 | [diff] [blame] | 127 | #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE |
chenhui zhao | a9dd52d | 2011-10-13 13:41:00 +0800 | [diff] [blame] | 128 | #endif |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 129 | |
chenhui zhao | e97171e | 2011-10-13 13:40:59 +0800 | [diff] [blame] | 130 | #define CONFIG_SYS_FLASH_BANKS_LIST \ |
| 131 | {CONFIG_SYS_FLASH_BASE_PHYS + 0x800000, CONFIG_SYS_FLASH_BASE_PHYS} |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 132 | #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */ |
| 133 | #undef CONFIG_SYS_FLASH_CHECKSUM |
| 134 | #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ |
| 135 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 136 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 137 | #define CONFIG_SYS_FLASH_EMPTY_INFO |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 138 | |
chenhui zhao | 3560dbd | 2011-09-06 16:41:19 +0000 | [diff] [blame] | 139 | #define CONFIG_HWCONFIG /* enable hwconfig */ |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 140 | |
| 141 | /* |
| 142 | * SDRAM on the Local Bus |
| 143 | */ |
chenhui zhao | e97171e | 2011-10-13 13:40:59 +0800 | [diff] [blame] | 144 | #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */ |
chenhui zhao | a9dd52d | 2011-10-13 13:41:00 +0800 | [diff] [blame] | 145 | #ifdef CONFIG_PHYS_64BIT |
| 146 | #define CONFIG_SYS_LBC_SDRAM_BASE_PHYS 0xff0000000ull |
| 147 | #else |
chenhui zhao | e97171e | 2011-10-13 13:40:59 +0800 | [diff] [blame] | 148 | #define CONFIG_SYS_LBC_SDRAM_BASE_PHYS CONFIG_SYS_LBC_SDRAM_BASE |
chenhui zhao | a9dd52d | 2011-10-13 13:41:00 +0800 | [diff] [blame] | 149 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 150 | #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 151 | |
| 152 | /* |
| 153 | * Base Register 2 and Option Register 2 configure SDRAM. |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 154 | * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000. |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 155 | * |
| 156 | * For BR2, need: |
| 157 | * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 |
| 158 | * port-size = 32-bits = BR2[19:20] = 11 |
| 159 | * no parity checking = BR2[21:22] = 00 |
| 160 | * SDRAM for MSEL = BR2[24:26] = 011 |
| 161 | * Valid = BR[31] = 1 |
| 162 | * |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 163 | * 0 4 8 12 16 20 24 28 |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 164 | * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861 |
| 165 | * |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 166 | * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 167 | * FIXME: the top 17 bits of BR2. |
| 168 | */ |
| 169 | |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 170 | /* |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 171 | * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64. |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 172 | * |
| 173 | * For OR2, need: |
| 174 | * 64MB mask for AM, OR2[0:7] = 1111 1100 |
| 175 | * XAM, OR2[17:18] = 11 |
| 176 | * 9 columns OR2[19-21] = 010 |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 177 | * 13 rows OR2[23-25] = 100 |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 178 | * EAD set for extra time OR[31] = 1 |
| 179 | * |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 180 | * 0 4 8 12 16 20 24 28 |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 181 | * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901 |
| 182 | */ |
| 183 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 184 | #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */ |
| 185 | #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */ |
| 186 | #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ |
| 187 | #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/ |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 188 | |
| 189 | /* |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 190 | * Common settings for all Local Bus SDRAM commands. |
| 191 | * At run time, either BSMA1516 (for CPU 1.1) |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 192 | * or BSMA1617 (for CPU 1.0) (old) |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 193 | * is OR'ed in too. |
| 194 | */ |
Kumar Gala | 727c6a6 | 2009-03-26 01:34:38 -0500 | [diff] [blame] | 195 | #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \ |
| 196 | | LSDMR_PRETOACT7 \ |
| 197 | | LSDMR_ACTTORW7 \ |
| 198 | | LSDMR_BL8 \ |
| 199 | | LSDMR_WRC4 \ |
| 200 | | LSDMR_CL3 \ |
| 201 | | LSDMR_RFEN \ |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 202 | ) |
| 203 | |
| 204 | /* |
| 205 | * The CADMUS registers are connected to CS3 on CDS. |
| 206 | * The new memory map places CADMUS at 0xf8000000. |
| 207 | * |
| 208 | * For BR3, need: |
| 209 | * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0 |
| 210 | * port-size = 8-bits = BR[19:20] = 01 |
| 211 | * no parity checking = BR[21:22] = 00 |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 212 | * GPMC for MSEL = BR[24:26] = 000 |
| 213 | * Valid = BR[31] = 1 |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 214 | * |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 215 | * 0 4 8 12 16 20 24 28 |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 216 | * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801 |
| 217 | * |
| 218 | * For OR3, need: |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 219 | * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0 |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 220 | * disable buffer ctrl OR[19] = 0 |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 221 | * CSNT OR[20] = 1 |
| 222 | * ACS OR[21:22] = 11 |
| 223 | * XACS OR[23] = 1 |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 224 | * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 225 | * SETA OR[28] = 0 |
| 226 | * TRLX OR[29] = 1 |
| 227 | * EHTR OR[30] = 1 |
| 228 | * EAD extra time OR[31] = 1 |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 229 | * |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 230 | * 0 4 8 12 16 20 24 28 |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 231 | * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7 |
| 232 | */ |
| 233 | |
Jon Loeliger | 6bcdb40 | 2008-03-19 15:02:07 -0500 | [diff] [blame] | 234 | #define CONFIG_FSL_CADMUS |
| 235 | |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 236 | #define CADMUS_BASE_ADDR 0xf8000000 |
chenhui zhao | a9dd52d | 2011-10-13 13:41:00 +0800 | [diff] [blame] | 237 | #ifdef CONFIG_PHYS_64BIT |
| 238 | #define CADMUS_BASE_ADDR_PHYS 0xff8000000ull |
| 239 | #else |
chenhui zhao | e97171e | 2011-10-13 13:40:59 +0800 | [diff] [blame] | 240 | #define CADMUS_BASE_ADDR_PHYS CADMUS_BASE_ADDR |
chenhui zhao | a9dd52d | 2011-10-13 13:41:00 +0800 | [diff] [blame] | 241 | #endif |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 242 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 243 | #define CONFIG_SYS_INIT_RAM_LOCK 1 |
| 244 | #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 245 | #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */ |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 246 | |
Wolfgang Denk | 0191e47 | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 247 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 248 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 249 | |
Hou Zhiqiang | 8547bb2 | 2019-08-20 09:35:35 +0000 | [diff] [blame] | 250 | #define CONFIG_SYS_MONITOR_LEN (512 * 1024) |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 251 | |
| 252 | /* Serial Port */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 253 | #define CONFIG_SYS_NS16550_SERIAL |
| 254 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
| 255 | #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 256 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 257 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 258 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} |
| 259 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 260 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) |
| 261 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 262 | |
Jon Loeliger | 43d818f | 2006-10-20 15:50:15 -0500 | [diff] [blame] | 263 | /* |
| 264 | * I2C |
| 265 | */ |
Igor Opaniuk | f7c9176 | 2021-02-09 13:52:45 +0200 | [diff] [blame] | 266 | #if !CONFIG_IS_ENABLED(DM_I2C) |
Heiko Schocher | f285074 | 2012-10-24 13:48:22 +0200 | [diff] [blame] | 267 | #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } |
Biwen Li | 037fa1a | 2020-05-01 20:56:37 +0800 | [diff] [blame] | 268 | #else |
| 269 | #define CONFIG_SYS_SPD_BUS_NUM 0 |
Biwen Li | 037fa1a | 2020-05-01 20:56:37 +0800 | [diff] [blame] | 270 | #endif |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 271 | |
Timur Tabi | 0b87d3f | 2008-07-18 16:52:23 +0200 | [diff] [blame] | 272 | /* EEPROM */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 273 | #define CONFIG_SYS_I2C_EEPROM_CCID |
Timur Tabi | 0b87d3f | 2008-07-18 16:52:23 +0200 | [diff] [blame] | 274 | |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 275 | /* |
| 276 | * General PCI |
Sergei Shtylyov | 6ffad93 | 2006-12-27 22:07:15 +0300 | [diff] [blame] | 277 | * Memory space is mapped 1-1, but I/O space must start from 0. |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 278 | */ |
Kumar Gala | ef43b6e | 2008-12-02 16:08:39 -0600 | [diff] [blame] | 279 | #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000 |
chenhui zhao | a9dd52d | 2011-10-13 13:41:00 +0800 | [diff] [blame] | 280 | #ifdef CONFIG_PHYS_64BIT |
| 281 | #define CONFIG_SYS_PCI1_MEM_BUS 0xe0000000 |
| 282 | #define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull |
| 283 | #else |
Kumar Gala | 3fe8087 | 2008-12-02 16:08:36 -0600 | [diff] [blame] | 284 | #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000 |
Kumar Gala | ef43b6e | 2008-12-02 16:08:39 -0600 | [diff] [blame] | 285 | #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000 |
chenhui zhao | a9dd52d | 2011-10-13 13:41:00 +0800 | [diff] [blame] | 286 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 287 | #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */ |
Kumar Gala | 60ff464 | 2008-12-02 16:08:40 -0600 | [diff] [blame] | 288 | #define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000 |
Kumar Gala | 64bb6d1 | 2008-12-02 16:08:37 -0600 | [diff] [blame] | 289 | #define CONFIG_SYS_PCI1_IO_BUS 0x00000000 |
chenhui zhao | a9dd52d | 2011-10-13 13:41:00 +0800 | [diff] [blame] | 290 | #ifdef CONFIG_PHYS_64BIT |
| 291 | #define CONFIG_SYS_PCI1_IO_PHYS 0xfe2000000ull |
| 292 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 293 | #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000 |
chenhui zhao | a9dd52d | 2011-10-13 13:41:00 +0800 | [diff] [blame] | 294 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 295 | #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */ |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 296 | |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 297 | #ifdef CONFIG_PCIE1 |
Kumar Gala | ef43b6e | 2008-12-02 16:08:39 -0600 | [diff] [blame] | 298 | #define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000 |
chenhui zhao | a9dd52d | 2011-10-13 13:41:00 +0800 | [diff] [blame] | 299 | #ifdef CONFIG_PHYS_64BIT |
chenhui zhao | a9dd52d | 2011-10-13 13:41:00 +0800 | [diff] [blame] | 300 | #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc20000000ull |
| 301 | #else |
Kumar Gala | ef43b6e | 2008-12-02 16:08:39 -0600 | [diff] [blame] | 302 | #define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000 |
chenhui zhao | a9dd52d | 2011-10-13 13:41:00 +0800 | [diff] [blame] | 303 | #endif |
Kumar Gala | 60ff464 | 2008-12-02 16:08:40 -0600 | [diff] [blame] | 304 | #define CONFIG_SYS_PCIE1_IO_VIRT 0xe3000000 |
chenhui zhao | a9dd52d | 2011-10-13 13:41:00 +0800 | [diff] [blame] | 305 | #ifdef CONFIG_PHYS_64BIT |
| 306 | #define CONFIG_SYS_PCIE1_IO_PHYS 0xfe3000000ull |
| 307 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 308 | #define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000 |
chenhui zhao | a9dd52d | 2011-10-13 13:41:00 +0800 | [diff] [blame] | 309 | #endif |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 310 | #endif |
Zang Roy-r61911 | a5f77dc | 2006-12-14 14:14:55 +0800 | [diff] [blame] | 311 | |
| 312 | /* |
| 313 | * RapidIO MMU |
| 314 | */ |
chenhui zhao | e97171e | 2011-10-13 13:40:59 +0800 | [diff] [blame] | 315 | #define CONFIG_SYS_SRIO1_MEM_VIRT 0xc0000000 |
chenhui zhao | a9dd52d | 2011-10-13 13:41:00 +0800 | [diff] [blame] | 316 | #ifdef CONFIG_PHYS_64BIT |
| 317 | #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc40000000ull |
| 318 | #else |
chenhui zhao | e97171e | 2011-10-13 13:40:59 +0800 | [diff] [blame] | 319 | #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc0000000 |
chenhui zhao | a9dd52d | 2011-10-13 13:41:00 +0800 | [diff] [blame] | 320 | #endif |
Kumar Gala | ad4e9d4 | 2011-01-04 17:57:59 -0600 | [diff] [blame] | 321 | #define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */ |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 322 | |
| 323 | #if defined(CONFIG_PCI) |
chenhui zhao | 3560dbd | 2011-09-06 16:41:19 +0000 | [diff] [blame] | 324 | #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 325 | #endif /* CONFIG_PCI */ |
| 326 | |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 327 | #if defined(CONFIG_TSEC_ENET) |
| 328 | |
Kim Phillips | 177e58f | 2007-05-16 16:52:19 -0500 | [diff] [blame] | 329 | #define CONFIG_TSEC1 1 |
| 330 | #define CONFIG_TSEC1_NAME "eTSEC0" |
| 331 | #define CONFIG_TSEC2 1 |
| 332 | #define CONFIG_TSEC2_NAME "eTSEC1" |
| 333 | #define CONFIG_TSEC3 1 |
| 334 | #define CONFIG_TSEC3_NAME "eTSEC2" |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 335 | #define CONFIG_TSEC4 |
Kim Phillips | 177e58f | 2007-05-16 16:52:19 -0500 | [diff] [blame] | 336 | #define CONFIG_TSEC4_NAME "eTSEC3" |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 337 | #undef CONFIG_MPC85XX_FEC |
| 338 | |
| 339 | #define TSEC1_PHY_ADDR 0 |
| 340 | #define TSEC2_PHY_ADDR 1 |
| 341 | #define TSEC3_PHY_ADDR 2 |
| 342 | #define TSEC4_PHY_ADDR 3 |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 343 | |
| 344 | #define TSEC1_PHYIDX 0 |
| 345 | #define TSEC2_PHYIDX 0 |
| 346 | #define TSEC3_PHYIDX 0 |
| 347 | #define TSEC4_PHYIDX 0 |
Andy Fleming | 09b88df | 2007-08-15 20:03:25 -0500 | [diff] [blame] | 348 | #define TSEC1_FLAGS TSEC_GIGABIT |
| 349 | #define TSEC2_FLAGS TSEC_GIGABIT |
| 350 | #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) |
| 351 | #define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 352 | #endif /* CONFIG_TSEC_ENET */ |
| 353 | |
| 354 | /* |
| 355 | * Environment |
| 356 | */ |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 357 | |
| 358 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 359 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 360 | |
Jon Loeliger | e63319f | 2007-06-13 13:22:08 -0500 | [diff] [blame] | 361 | /* |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 362 | * Miscellaneous configurable options |
| 363 | */ |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 364 | |
| 365 | /* |
| 366 | * For booting Linux, the board info and command line data |
Kumar Gala | 39ffcc1 | 2011-04-28 10:13:41 -0500 | [diff] [blame] | 367 | * have to be in the first 64 MB of memory, since this is |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 368 | * the maximum mapped by the Linux kernel during initialization. |
| 369 | */ |
Kumar Gala | 39ffcc1 | 2011-04-28 10:13:41 -0500 | [diff] [blame] | 370 | #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/ |
| 371 | #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 372 | |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 373 | /* |
| 374 | * Environment Configuration |
| 375 | */ |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 376 | |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 377 | #define CONFIG_IPADDR 192.168.1.253 |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 378 | |
Mario Six | 790d844 | 2018-03-28 14:38:20 +0200 | [diff] [blame] | 379 | #define CONFIG_HOSTNAME "unknown" |
Joe Hershberger | 257ff78 | 2011-10-13 13:03:47 +0000 | [diff] [blame] | 380 | #define CONFIG_ROOTPATH "/nfsroot" |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 381 | #define CONFIG_UBOOTPATH 8548cds/u-boot.bin /* TFTP server */ |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 382 | |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 383 | #define CONFIG_SERVERIP 192.168.1.1 |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 384 | #define CONFIG_GATEWAYIP 192.168.1.1 |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 385 | #define CONFIG_NETMASK 255.255.255.0 |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 386 | |
chenhui zhao | 3560dbd | 2011-09-06 16:41:19 +0000 | [diff] [blame] | 387 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 388 | "hwconfig=fsl_ddr:ecc=off\0" \ |
| 389 | "netdev=eth0\0" \ |
Marek Vasut | 0b3176c | 2012-09-23 17:41:24 +0200 | [diff] [blame] | 390 | "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ |
chenhui zhao | 3560dbd | 2011-09-06 16:41:19 +0000 | [diff] [blame] | 391 | "tftpflash=tftpboot $loadaddr $uboot; " \ |
Marek Vasut | 0b3176c | 2012-09-23 17:41:24 +0200 | [diff] [blame] | 392 | "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 393 | " +$filesize; " \ |
| 394 | "erase " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 395 | " +$filesize; " \ |
| 396 | "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 397 | " $filesize; " \ |
| 398 | "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 399 | " +$filesize; " \ |
| 400 | "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 401 | " $filesize\0" \ |
chenhui zhao | 3560dbd | 2011-09-06 16:41:19 +0000 | [diff] [blame] | 402 | "consoledev=ttyS1\0" \ |
| 403 | "ramdiskaddr=2000000\0" \ |
| 404 | "ramdiskfile=ramdisk.uboot\0" \ |
Scott Wood | b7f4b85 | 2016-07-19 17:52:06 -0500 | [diff] [blame] | 405 | "fdtaddr=1e00000\0" \ |
chenhui zhao | 3560dbd | 2011-09-06 16:41:19 +0000 | [diff] [blame] | 406 | "fdtfile=mpc8548cds.dtb\0" |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 407 | |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 408 | #endif /* __CONFIG_H */ |