blob: 13743dab52dbd38ac8cae317f17dab70c571c6bf [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
TsiChungLiewb859ef12007-08-16 19:23:50 -05002/*
3 * Configuation settings for the Freescale MCF5329 FireEngine board.
4 *
5 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
6 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
TsiChungLiewb859ef12007-08-16 19:23:50 -05007 */
8
9/*
10 * board/config.h - configuration options, board specific
11 */
12
13#ifndef _M5235EVB_H
14#define _M5235EVB_H
15
16/*
17 * High Level Configuration Options
18 * (easy to change)
19 */
TsiChungLiewb859ef12007-08-16 19:23:50 -050020
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020021#define CONFIG_SYS_UART_PORT (0)
TsiChungLiewb859ef12007-08-16 19:23:50 -050022
TsiChungLiewb859ef12007-08-16 19:23:50 -050023#define CONFIG_WATCHDOG_TIMEOUT 5000 /* timeout in milliseconds, max timeout is 6.71sec */
24
TsiChungLiewb859ef12007-08-16 19:23:50 -050025#ifdef CONFIG_MCFFEC
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020026# define CONFIG_SYS_DISCOVER_PHY
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020027/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
28# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiewb859ef12007-08-16 19:23:50 -050029# define FECDUPLEX FULL
30# define FECSPEED _100BASET
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020031# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiewb859ef12007-08-16 19:23:50 -050032#endif
33
TsiChungLiewb859ef12007-08-16 19:23:50 -050034/* I2C */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020035#define CONFIG_SYS_I2C_PINMUX_REG (gpio->par_qspi)
36#define CONFIG_SYS_I2C_PINMUX_CLR ~(GPIO_PAR_FECI2C_SCL_MASK | GPIO_PAR_FECI2C_SDA_MASK)
37#define CONFIG_SYS_I2C_PINMUX_SET (GPIO_PAR_FECI2C_SCL_I2CSCL | GPIO_PAR_FECI2C_SDA_I2CSDA)
TsiChungLiewb859ef12007-08-16 19:23:50 -050038
Patrick Delaunayfd501c02021-10-04 11:59:50 +020039/* this must be included AFTER the definition of CONFIG COMMANDS (if any) */
TsiChungLiewb859ef12007-08-16 19:23:50 -050040#ifdef CONFIG_MCFFEC
TsiChungLiewb859ef12007-08-16 19:23:50 -050041# define CONFIG_IPADDR 192.162.1.2
42# define CONFIG_NETMASK 255.255.255.0
43# define CONFIG_SERVERIP 192.162.1.1
44# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiewb859ef12007-08-16 19:23:50 -050045#endif /* FEC_ENET */
46
Mario Six790d8442018-03-28 14:38:20 +020047#define CONFIG_HOSTNAME "M5235EVB"
TsiChungLiewb859ef12007-08-16 19:23:50 -050048#define CONFIG_EXTRA_ENV_SETTINGS \
49 "netdev=eth0\0" \
50 "loadaddr=10000\0" \
51 "u-boot=u-boot.bin\0" \
52 "load=tftp ${loadaddr) ${u-boot}\0" \
53 "upd=run load; run prog\0" \
54 "prog=prot off ffe00000 ffe3ffff;" \
55 "era ffe00000 ffe3ffff;" \
56 "cp.b ${loadaddr} ffe00000 ${filesize};"\
57 "save\0" \
58 ""
59
60#define CONFIG_PRAM 512 /* 512 KB */
TsiChungLiewb859ef12007-08-16 19:23:50 -050061
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020062#define CONFIG_SYS_CLK 75000000
63#define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 2
TsiChungLiewb859ef12007-08-16 19:23:50 -050064
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020065#define CONFIG_SYS_MBAR 0x40000000
TsiChungLiewb859ef12007-08-16 19:23:50 -050066
67/*
68 * Low Level Configuration Settings
69 * (address mappings, register initial values, etc.)
70 * You should know what you are doing if you make changes here.
71 */
72/*-----------------------------------------------------------------------
73 * Definitions for initial stack pointer and data area (in DPRAM)
74 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020075#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +020076#define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020077#define CONFIG_SYS_INIT_RAM_CTRL 0x21
Wolfgang Denk0191e472010-10-26 14:34:52 +020078#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE - 0x10)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020079#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChungLiewb859ef12007-08-16 19:23:50 -050080
81/*-----------------------------------------------------------------------
82 * Start addresses for the final memory configuration
83 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020084 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiewb859ef12007-08-16 19:23:50 -050085 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020086#define CONFIG_SYS_SDRAM_BASE 0x00000000
87#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
TsiChungLiewb859ef12007-08-16 19:23:50 -050088
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020089#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
TsiChungLiewb859ef12007-08-16 19:23:50 -050090
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020091#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
TsiChungLiewb859ef12007-08-16 19:23:50 -050092
93/*
94 * For booting Linux, the board info and command line data
95 * have to be in the first 8 MB of memory, since this is
96 * the maximum mapped by the Linux kernel during initialization ??
97 */
98/* Initial Memory map for Linux */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liew25a00632009-01-27 12:57:47 +0000100#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChungLiewb859ef12007-08-16 19:23:50 -0500101
102/*-----------------------------------------------------------------------
103 * FLASH organization
104 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200105#ifdef CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200106# define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
Tom Rini9823f5e2022-03-24 17:18:04 -0400107#ifdef CONFIG_NORFLASH_PS32BIT
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200108# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_32BIT
TsiChungLiewb859ef12007-08-16 19:23:50 -0500109#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
TsiChungLiewb859ef12007-08-16 19:23:50 -0500111#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200112# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
TsiChungLiewb859ef12007-08-16 19:23:50 -0500113#endif
114
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000115#define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE)
TsiChungLiewb859ef12007-08-16 19:23:50 -0500116
117/* Configuration for environment
118 * Environment is embedded in u-boot in the second sector of the flash
119 */
angelo@sysam.it6312a952015-03-29 22:54:16 +0200120
121#define LDS_BOARD_TEXT \
122 . = DEFINED(env_offset) ? env_offset : .; \
Simon Glass547cb402017-08-03 12:21:49 -0600123 env/embedded.o(.text);
angelo@sysam.it6312a952015-03-29 22:54:16 +0200124
TsiChungLiewb859ef12007-08-16 19:23:50 -0500125/*-----------------------------------------------------------------------
126 * Cache Configuration
127 */
TsiChungLiewb859ef12007-08-16 19:23:50 -0500128
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600129#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200130 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600131#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200132 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600133#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV)
134#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
135 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
136 CF_ACR_EN | CF_ACR_SM_ALL)
137#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_DISD | \
138 CF_CACR_CEIB | CF_CACR_DCM | \
139 CF_CACR_EUSP)
140
TsiChungLiewb859ef12007-08-16 19:23:50 -0500141/*-----------------------------------------------------------------------
142 * Chipselect bank definitions
143 */
144/*
145 * CS0 - NOR Flash 1, 2, 4, or 8MB
146 * CS1 - Available
147 * CS2 - Available
148 * CS3 - Available
149 * CS4 - Available
150 * CS5 - Available
151 * CS6 - Available
152 * CS7 - Available
153 */
Tom Rini9823f5e2022-03-24 17:18:04 -0400154#ifdef CONFIG_NORFLASH_PS32BIT
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000155# define CONFIG_SYS_CS0_BASE 0xFFC00000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200156# define CONFIG_SYS_CS0_MASK 0x003f0001
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000157# define CONFIG_SYS_CS0_CTRL 0x00001D00
TsiChungLiewb859ef12007-08-16 19:23:50 -0500158#else
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000159# define CONFIG_SYS_CS0_BASE 0xFFE00000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200160# define CONFIG_SYS_CS0_MASK 0x001f0001
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000161# define CONFIG_SYS_CS0_CTRL 0x00001D80
TsiChungLiewb859ef12007-08-16 19:23:50 -0500162#endif
163
164#endif /* _M5329EVB_H */