blob: 5a7c5ef76d5d097873fa1bc8c7e16e86c099febe [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Dinh Nguyenad51f7c2012-10-04 06:46:02 +00002/*
3 * Copyright (C) 2012 Altera Corporation <www.altera.com>
Dinh Nguyenad51f7c2012-10-04 06:46:02 +00004 */
5
6#include <common.h>
Simon Glassf11478f2019-12-28 10:45:07 -07007#include <hang.h>
Simon Glass97589732020-05-10 11:40:02 -06008#include <init.h>
Simon Glass0f2af882020-05-10 11:40:05 -06009#include <log.h>
Dinh Nguyenad51f7c2012-10-04 06:46:02 +000010#include <asm/io.h>
11#include <asm/u-boot.h>
12#include <asm/utils.h>
Dinh Nguyenad51f7c2012-10-04 06:46:02 +000013#include <image.h>
Dinh Nguyenad51f7c2012-10-04 06:46:02 +000014#include <asm/arch/reset_manager.h>
15#include <spl.h>
Chin Liang See70fa4e72013-09-11 11:24:48 -050016#include <asm/arch/system_manager.h>
Chin Liang See6ae44732013-12-02 12:01:39 -060017#include <asm/arch/freeze_controller.h>
Chin Liang See112cb0d2014-07-22 04:28:35 -050018#include <asm/arch/clock_manager.h>
Tien Fong Cheef3f525c2017-12-05 15:58:08 +080019#include <asm/arch/misc.h>
Chin Liang See112cb0d2014-07-22 04:28:35 -050020#include <asm/arch/scan_manager.h>
Dinh Nguyenea344582015-03-30 17:01:08 -050021#include <asm/arch/sdram.h>
Ley Foon Tan9db517e2017-04-26 02:44:45 +080022#include <asm/sections.h>
Simon Goldschmidtbc698cc2018-08-13 09:33:47 +020023#include <debug_uart.h>
Ley Foon Tan9db517e2017-04-26 02:44:45 +080024#include <fdtdec.h>
25#include <watchdog.h>
Simon Goldschmidt24910c32019-04-16 22:04:39 +020026#include <dm/uclass.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060027#include <linux/bitops.h>
Dinh Nguyenad51f7c2012-10-04 06:46:02 +000028
29DECLARE_GLOBAL_DATA_PTR;
30
Marek Vasut1a7728f2015-07-09 05:36:23 +020031u32 spl_boot_device(void)
32{
Ley Foon Tan3d3a8602019-11-08 10:38:20 +080033 const u32 bsel = readl(socfpga_get_sysmgr_addr() +
34 SYSMGR_GEN5_BOOTINFO);
Marek Vasut46193c32015-07-21 16:11:16 +020035
Ley Foon Tan9db517e2017-04-26 02:44:45 +080036 switch (SYSMGR_GET_BOOTINFO_BSEL(bsel)) {
Marek Vasut46193c32015-07-21 16:11:16 +020037 case 0x1: /* FPGA (HPS2FPGA Bridge) */
38 return BOOT_DEVICE_RAM;
39 case 0x2: /* NAND Flash (1.8V) */
40 case 0x3: /* NAND Flash (3.0V) */
41 return BOOT_DEVICE_NAND;
42 case 0x4: /* SD/MMC External Transceiver (1.8V) */
43 case 0x5: /* SD/MMC Internal Transceiver (3.0V) */
Marek Vasut46193c32015-07-21 16:11:16 +020044 return BOOT_DEVICE_MMC1;
45 case 0x6: /* QSPI Flash (1.8V) */
46 case 0x7: /* QSPI Flash (3.0V) */
Marek Vasut46193c32015-07-21 16:11:16 +020047 return BOOT_DEVICE_SPI;
48 default:
49 printf("Invalid boot device (bsel=%08x)!\n", bsel);
50 hang();
51 }
Marek Vasut1029caf2015-07-10 00:04:23 +020052}
Ley Foon Tan3305ba72018-05-24 00:17:27 +080053
54#ifdef CONFIG_SPL_MMC_SUPPORT
Harald Seiler0bf7ab12020-04-15 11:33:30 +020055u32 spl_mmc_boot_mode(const u32 boot_device)
Ley Foon Tan3305ba72018-05-24 00:17:27 +080056{
Tien Fong Chee6091dd12019-01-23 14:20:05 +080057#if defined(CONFIG_SPL_FS_FAT) || defined(CONFIG_SPL_FS_EXT4)
Ley Foon Tan3305ba72018-05-24 00:17:27 +080058 return MMCSD_MODE_FS;
59#else
60 return MMCSD_MODE_RAW;
61#endif
62}
63#endif
Marek Vasut1029caf2015-07-10 00:04:23 +020064
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050065void board_init_f(ulong dummy)
66{
Marek Vasut1a7728f2015-07-09 05:36:23 +020067 const struct cm_config *cm_default_cfg = cm_get_default_config();
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050068 unsigned long reg;
Simon Goldschmidt17a1c612018-08-13 09:33:44 +020069 int ret;
Simon Goldschmidt24910c32019-04-16 22:04:39 +020070 struct udevice *dev;
Marek Vasut1a7728f2015-07-09 05:36:23 +020071
Ley Foon Tanfed4c952019-11-08 10:38:19 +080072 ret = spl_early_init();
73 if (ret)
74 hang();
75
76 socfpga_get_managers_addr();
77
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050078 /*
Ley Foon Tanfed4c952019-11-08 10:38:19 +080079 * Clear fake OCRAM ECC first as SBE
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050080 * and DBE might triggered during power on
81 */
Ley Foon Tan3d3a8602019-11-08 10:38:20 +080082 reg = readl(socfpga_get_sysmgr_addr() + SYSMGR_GEN5_ECCGRP_OCRAM);
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050083 if (reg & SYSMGR_ECC_OCRAM_SERR)
84 writel(SYSMGR_ECC_OCRAM_SERR | SYSMGR_ECC_OCRAM_EN,
Ley Foon Tan3d3a8602019-11-08 10:38:20 +080085 socfpga_get_sysmgr_addr() + SYSMGR_GEN5_ECCGRP_OCRAM);
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050086 if (reg & SYSMGR_ECC_OCRAM_DERR)
87 writel(SYSMGR_ECC_OCRAM_DERR | SYSMGR_ECC_OCRAM_EN,
Ley Foon Tan3d3a8602019-11-08 10:38:20 +080088 socfpga_get_sysmgr_addr() + SYSMGR_GEN5_ECCGRP_OCRAM);
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050089
Simon Goldschmidt8e302032018-08-13 21:34:35 +020090 socfpga_sdram_remap_zero();
Marek Vasut2880c112019-02-19 01:07:21 +010091 socfpga_pl310_clear();
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050092
Chin Liang See6ae44732013-12-02 12:01:39 -060093 debug("Freezing all I/O banks\n");
94 /* freeze all IO banks */
95 sys_mgr_frzctrl_freeze_req();
96
Marek Vasut8784e7e2015-07-09 05:21:02 +020097 /* Put everything into reset but L4WD0. */
98 socfpga_per_reset_all();
Simon Goldschmidtda13a0a2018-10-10 14:55:23 +020099
100 if (!socfpga_is_booting_from_fpga()) {
101 /* Put FPGA bridges into reset too. */
102 socfpga_bridges_reset(1);
103 }
Marek Vasut8784e7e2015-07-09 05:21:02 +0200104
Marek Vasut75f6b5c2015-07-09 02:51:56 +0200105 socfpga_per_reset(SOCFPGA_RESET(OSC1TIMER0), 0);
Dinh Nguyenb47180b2015-03-30 17:01:06 -0500106 timer_init();
107
Chin Liang Seecb350602014-03-04 22:13:53 -0600108 debug("Reconfigure Clock Manager\n");
109 /* reconfigure the PLLs */
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800110 if (cm_basic_init(cm_default_cfg))
111 hang();
Chin Liang Seecb350602014-03-04 22:13:53 -0600112
Dinh Nguyen95a2fd32015-03-30 17:01:07 -0500113 /* Enable bootrom to configure IOs. */
Marek Vasut8306b1e2015-07-09 04:40:11 +0200114 sysmgr_config_warmrstcfgio(1);
Dinh Nguyen95a2fd32015-03-30 17:01:07 -0500115
Chin Liang See63550242014-06-10 01:17:42 -0500116 /* configure the IOCSR / IO buffer settings */
117 if (scan_mgr_configure_iocsr())
118 hang();
119
Marek Vasut6d4a4b42015-07-09 04:48:56 +0200120 sysmgr_config_warmrstcfgio(0);
121
Chin Liang See70fa4e72013-09-11 11:24:48 -0500122 /* configure the pin muxing through system manager */
Marek Vasut6d4a4b42015-07-09 04:48:56 +0200123 sysmgr_config_warmrstcfgio(1);
Chin Liang See70fa4e72013-09-11 11:24:48 -0500124 sysmgr_pinmux_init();
Marek Vasut6d4a4b42015-07-09 04:48:56 +0200125 sysmgr_config_warmrstcfgio(0);
126
Simon Goldschmidt635e2502019-05-13 21:16:43 +0200127 /* Set bridges handoff value */
Marek Vasut0b2502e2019-04-16 14:19:34 +0200128 socfpga_bridges_set_handoff_regs(true, true, true);
Dinh Nguyenad51f7c2012-10-04 06:46:02 +0000129
Chin Liang See6ae44732013-12-02 12:01:39 -0600130 debug("Unfreezing/Thaw all I/O banks\n");
131 /* unfreeze / thaw all IO banks */
132 sys_mgr_frzctrl_thaw_req();
133
Simon Goldschmidtbc698cc2018-08-13 09:33:47 +0200134#ifdef CONFIG_DEBUG_UART
135 socfpga_per_reset(SOCFPGA_RESET(UART0), 0);
136 debug_uart_init();
137#endif
138
Simon Goldschmidt24910c32019-04-16 22:04:39 +0200139 ret = uclass_get_device(UCLASS_RESET, 0, &dev);
140 if (ret)
141 debug("Reset init failed: %d\n", ret);
142
Marek Vasut8b3b8902019-11-20 22:36:24 +0100143#ifdef CONFIG_SPL_NAND_DENALI
Marek Vasute2a19f42020-01-09 10:56:24 +0100144 clrbits_le32(SOCFPGA_RSTMGR_ADDRESS + RSTMGR_GEN5_PERMODRST, BIT(4));
Marek Vasut8b3b8902019-11-20 22:36:24 +0100145#endif
146
Dinh Nguyenad51f7c2012-10-04 06:46:02 +0000147 /* enable console uart printing */
148 preloader_console_init();
Dinh Nguyenea344582015-03-30 17:01:08 -0500149
Simon Goldschmidt24910c32019-04-16 22:04:39 +0200150 ret = uclass_get_device(UCLASS_RAM, 0, &dev);
151 if (ret) {
152 debug("DRAM init failed: %d\n", ret);
Dinh Nguyen66ea63f2015-03-30 17:01:15 -0500153 hang();
154 }
Dinh Nguyenad51f7c2012-10-04 06:46:02 +0000155}