blob: 3dab91b74b455f65ec268bb9aa68daa7712d473a [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Marek Vasut17714cb2017-05-13 15:54:28 +02002/*
3 * drivers/net/ravb.c
4 * This file is driver for Renesas Ethernet AVB.
5 *
6 * Copyright (C) 2015-2017 Renesas Electronics Corporation
7 *
8 * Based on the SuperH Ethernet driver.
Marek Vasut17714cb2017-05-13 15:54:28 +02009 */
10
11#include <common.h>
Marek Vasutc9746c62017-07-21 23:20:35 +020012#include <clk.h>
Simon Glass63334482019-11-14 12:57:39 -070013#include <cpu_func.h>
Marek Vasut17714cb2017-05-13 15:54:28 +020014#include <dm.h>
15#include <errno.h>
Simon Glass0f2af882020-05-10 11:40:05 -060016#include <log.h>
Marek Vasut17714cb2017-05-13 15:54:28 +020017#include <miiphy.h>
18#include <malloc.h>
Simon Glass274e0b02020-05-10 11:39:56 -060019#include <asm/cache.h>
Simon Glassdbd79542020-05-10 11:40:11 -060020#include <linux/delay.h>
Marek Vasut17714cb2017-05-13 15:54:28 +020021#include <linux/mii.h>
22#include <wait_bit.h>
23#include <asm/io.h>
Marek Vasut58f49d62017-09-15 21:11:15 +020024#include <asm/gpio.h>
Marek Vasut17714cb2017-05-13 15:54:28 +020025
26/* Registers */
27#define RAVB_REG_CCC 0x000
28#define RAVB_REG_DBAT 0x004
29#define RAVB_REG_CSR 0x00C
30#define RAVB_REG_APSR 0x08C
31#define RAVB_REG_RCR 0x090
32#define RAVB_REG_TGC 0x300
33#define RAVB_REG_TCCR 0x304
34#define RAVB_REG_RIC0 0x360
35#define RAVB_REG_RIC1 0x368
36#define RAVB_REG_RIC2 0x370
37#define RAVB_REG_TIC 0x378
38#define RAVB_REG_ECMR 0x500
39#define RAVB_REG_RFLR 0x508
40#define RAVB_REG_ECSIPR 0x518
41#define RAVB_REG_PIR 0x520
42#define RAVB_REG_GECMR 0x5b0
43#define RAVB_REG_MAHR 0x5c0
44#define RAVB_REG_MALR 0x5c8
45
46#define CCC_OPC_CONFIG BIT(0)
47#define CCC_OPC_OPERATION BIT(1)
48#define CCC_BOC BIT(20)
49
50#define CSR_OPS 0x0000000F
51#define CSR_OPS_CONFIG BIT(1)
52
Marek Vasut41855122019-04-13 11:42:34 +020053#define APSR_TDM BIT(14)
54
Marek Vasut17714cb2017-05-13 15:54:28 +020055#define TCCR_TSRQ0 BIT(0)
56
57#define RFLR_RFL_MIN 0x05EE
58
59#define PIR_MDI BIT(3)
60#define PIR_MDO BIT(2)
61#define PIR_MMD BIT(1)
62#define PIR_MDC BIT(0)
63
64#define ECMR_TRCCM BIT(26)
65#define ECMR_RZPF BIT(20)
66#define ECMR_PFR BIT(18)
67#define ECMR_RXF BIT(17)
68#define ECMR_RE BIT(6)
69#define ECMR_TE BIT(5)
70#define ECMR_DM BIT(1)
71#define ECMR_CHG_DM (ECMR_TRCCM | ECMR_RZPF | ECMR_PFR | ECMR_RXF)
72
73/* DMA Descriptors */
74#define RAVB_NUM_BASE_DESC 16
75#define RAVB_NUM_TX_DESC 8
76#define RAVB_NUM_RX_DESC 8
77
78#define RAVB_TX_QUEUE_OFFSET 0
79#define RAVB_RX_QUEUE_OFFSET 4
80
81#define RAVB_DESC_DT(n) ((n) << 28)
82#define RAVB_DESC_DT_FSINGLE RAVB_DESC_DT(0x7)
83#define RAVB_DESC_DT_LINKFIX RAVB_DESC_DT(0x9)
84#define RAVB_DESC_DT_EOS RAVB_DESC_DT(0xa)
85#define RAVB_DESC_DT_FEMPTY RAVB_DESC_DT(0xc)
86#define RAVB_DESC_DT_EEMPTY RAVB_DESC_DT(0x3)
87#define RAVB_DESC_DT_MASK RAVB_DESC_DT(0xf)
88
89#define RAVB_DESC_DS(n) (((n) & 0xfff) << 0)
90#define RAVB_DESC_DS_MASK 0xfff
91
92#define RAVB_RX_DESC_MSC_MC BIT(23)
93#define RAVB_RX_DESC_MSC_CEEF BIT(22)
94#define RAVB_RX_DESC_MSC_CRL BIT(21)
95#define RAVB_RX_DESC_MSC_FRE BIT(20)
96#define RAVB_RX_DESC_MSC_RTLF BIT(19)
97#define RAVB_RX_DESC_MSC_RTSF BIT(18)
98#define RAVB_RX_DESC_MSC_RFE BIT(17)
99#define RAVB_RX_DESC_MSC_CRC BIT(16)
100#define RAVB_RX_DESC_MSC_MASK (0xff << 16)
101
102#define RAVB_RX_DESC_MSC_RX_ERR_MASK \
103 (RAVB_RX_DESC_MSC_CRC | RAVB_RX_DESC_MSC_RFE | RAVB_RX_DESC_MSC_RTLF | \
104 RAVB_RX_DESC_MSC_RTSF | RAVB_RX_DESC_MSC_CEEF)
105
106#define RAVB_TX_TIMEOUT_MS 1000
107
108struct ravb_desc {
109 u32 ctrl;
110 u32 dptr;
111};
112
113struct ravb_rxdesc {
114 struct ravb_desc data;
115 struct ravb_desc link;
116 u8 __pad[48];
117 u8 packet[PKTSIZE_ALIGN];
118};
119
120struct ravb_priv {
121 struct ravb_desc base_desc[RAVB_NUM_BASE_DESC];
122 struct ravb_desc tx_desc[RAVB_NUM_TX_DESC];
123 struct ravb_rxdesc rx_desc[RAVB_NUM_RX_DESC];
124 u32 rx_desc_idx;
125 u32 tx_desc_idx;
126
127 struct phy_device *phydev;
128 struct mii_dev *bus;
129 void __iomem *iobase;
Marek Vasutc9746c62017-07-21 23:20:35 +0200130 struct clk clk;
Marek Vasut58f49d62017-09-15 21:11:15 +0200131 struct gpio_desc reset_gpio;
Marek Vasut17714cb2017-05-13 15:54:28 +0200132};
133
134static inline void ravb_flush_dcache(u32 addr, u32 len)
135{
136 flush_dcache_range(addr, addr + len);
137}
138
139static inline void ravb_invalidate_dcache(u32 addr, u32 len)
140{
141 u32 start = addr & ~((uintptr_t)ARCH_DMA_MINALIGN - 1);
142 u32 end = roundup(addr + len, ARCH_DMA_MINALIGN);
143 invalidate_dcache_range(start, end);
144}
145
146static int ravb_send(struct udevice *dev, void *packet, int len)
147{
148 struct ravb_priv *eth = dev_get_priv(dev);
149 struct ravb_desc *desc = &eth->tx_desc[eth->tx_desc_idx];
150 unsigned int start;
151
152 /* Update TX descriptor */
153 ravb_flush_dcache((uintptr_t)packet, len);
154 memset(desc, 0x0, sizeof(*desc));
155 desc->ctrl = RAVB_DESC_DT_FSINGLE | RAVB_DESC_DS(len);
156 desc->dptr = (uintptr_t)packet;
157 ravb_flush_dcache((uintptr_t)desc, sizeof(*desc));
158
159 /* Restart the transmitter if disabled */
160 if (!(readl(eth->iobase + RAVB_REG_TCCR) & TCCR_TSRQ0))
161 setbits_le32(eth->iobase + RAVB_REG_TCCR, TCCR_TSRQ0);
162
163 /* Wait until packet is transmitted */
164 start = get_timer(0);
165 while (get_timer(start) < RAVB_TX_TIMEOUT_MS) {
166 ravb_invalidate_dcache((uintptr_t)desc, sizeof(*desc));
167 if ((desc->ctrl & RAVB_DESC_DT_MASK) != RAVB_DESC_DT_FSINGLE)
168 break;
169 udelay(10);
170 };
171
172 if (get_timer(start) >= RAVB_TX_TIMEOUT_MS)
173 return -ETIMEDOUT;
174
175 eth->tx_desc_idx = (eth->tx_desc_idx + 1) % (RAVB_NUM_TX_DESC - 1);
176 return 0;
177}
178
179static int ravb_recv(struct udevice *dev, int flags, uchar **packetp)
180{
181 struct ravb_priv *eth = dev_get_priv(dev);
182 struct ravb_rxdesc *desc = &eth->rx_desc[eth->rx_desc_idx];
183 int len;
184 u8 *packet;
185
186 /* Check if the rx descriptor is ready */
187 ravb_invalidate_dcache((uintptr_t)desc, sizeof(*desc));
188 if ((desc->data.ctrl & RAVB_DESC_DT_MASK) == RAVB_DESC_DT_FEMPTY)
189 return -EAGAIN;
190
191 /* Check for errors */
192 if (desc->data.ctrl & RAVB_RX_DESC_MSC_RX_ERR_MASK) {
193 desc->data.ctrl &= ~RAVB_RX_DESC_MSC_MASK;
194 return -EAGAIN;
195 }
196
197 len = desc->data.ctrl & RAVB_DESC_DS_MASK;
198 packet = (u8 *)(uintptr_t)desc->data.dptr;
199 ravb_invalidate_dcache((uintptr_t)packet, len);
200
201 *packetp = packet;
202 return len;
203}
204
205static int ravb_free_pkt(struct udevice *dev, uchar *packet, int length)
206{
207 struct ravb_priv *eth = dev_get_priv(dev);
208 struct ravb_rxdesc *desc = &eth->rx_desc[eth->rx_desc_idx];
209
210 /* Make current descriptor available again */
211 desc->data.ctrl = RAVB_DESC_DT_FEMPTY | RAVB_DESC_DS(PKTSIZE_ALIGN);
212 ravb_flush_dcache((uintptr_t)desc, sizeof(*desc));
213
214 /* Point to the next descriptor */
215 eth->rx_desc_idx = (eth->rx_desc_idx + 1) % RAVB_NUM_RX_DESC;
216 desc = &eth->rx_desc[eth->rx_desc_idx];
217 ravb_invalidate_dcache((uintptr_t)desc, sizeof(*desc));
218
219 return 0;
220}
221
222static int ravb_reset(struct udevice *dev)
223{
224 struct ravb_priv *eth = dev_get_priv(dev);
225
226 /* Set config mode */
227 writel(CCC_OPC_CONFIG, eth->iobase + RAVB_REG_CCC);
228
229 /* Check the operating mode is changed to the config mode. */
Álvaro Fernández Rojas918de032018-01-23 17:14:55 +0100230 return wait_for_bit_le32(eth->iobase + RAVB_REG_CSR,
231 CSR_OPS_CONFIG, true, 100, true);
Marek Vasut17714cb2017-05-13 15:54:28 +0200232}
233
234static void ravb_base_desc_init(struct ravb_priv *eth)
235{
236 const u32 desc_size = RAVB_NUM_BASE_DESC * sizeof(struct ravb_desc);
237 int i;
238
239 /* Initialize all descriptors */
240 memset(eth->base_desc, 0x0, desc_size);
241
242 for (i = 0; i < RAVB_NUM_BASE_DESC; i++)
243 eth->base_desc[i].ctrl = RAVB_DESC_DT_EOS;
244
245 ravb_flush_dcache((uintptr_t)eth->base_desc, desc_size);
246
247 /* Register the descriptor base address table */
248 writel((uintptr_t)eth->base_desc, eth->iobase + RAVB_REG_DBAT);
249}
250
251static void ravb_tx_desc_init(struct ravb_priv *eth)
252{
253 const u32 desc_size = RAVB_NUM_TX_DESC * sizeof(struct ravb_desc);
254 int i;
255
256 /* Initialize all descriptors */
257 memset(eth->tx_desc, 0x0, desc_size);
258 eth->tx_desc_idx = 0;
259
260 for (i = 0; i < RAVB_NUM_TX_DESC; i++)
261 eth->tx_desc[i].ctrl = RAVB_DESC_DT_EEMPTY;
262
263 /* Mark the end of the descriptors */
264 eth->tx_desc[RAVB_NUM_TX_DESC - 1].ctrl = RAVB_DESC_DT_LINKFIX;
265 eth->tx_desc[RAVB_NUM_TX_DESC - 1].dptr = (uintptr_t)eth->tx_desc;
266 ravb_flush_dcache((uintptr_t)eth->tx_desc, desc_size);
267
268 /* Point the controller to the TX descriptor list. */
269 eth->base_desc[RAVB_TX_QUEUE_OFFSET].ctrl = RAVB_DESC_DT_LINKFIX;
270 eth->base_desc[RAVB_TX_QUEUE_OFFSET].dptr = (uintptr_t)eth->tx_desc;
271 ravb_flush_dcache((uintptr_t)&eth->base_desc[RAVB_TX_QUEUE_OFFSET],
272 sizeof(struct ravb_desc));
273}
274
275static void ravb_rx_desc_init(struct ravb_priv *eth)
276{
277 const u32 desc_size = RAVB_NUM_RX_DESC * sizeof(struct ravb_rxdesc);
278 int i;
279
280 /* Initialize all descriptors */
281 memset(eth->rx_desc, 0x0, desc_size);
282 eth->rx_desc_idx = 0;
283
284 for (i = 0; i < RAVB_NUM_RX_DESC; i++) {
285 eth->rx_desc[i].data.ctrl = RAVB_DESC_DT_EEMPTY |
286 RAVB_DESC_DS(PKTSIZE_ALIGN);
287 eth->rx_desc[i].data.dptr = (uintptr_t)eth->rx_desc[i].packet;
288
289 eth->rx_desc[i].link.ctrl = RAVB_DESC_DT_LINKFIX;
290 eth->rx_desc[i].link.dptr = (uintptr_t)&eth->rx_desc[i + 1];
291 }
292
293 /* Mark the end of the descriptors */
294 eth->rx_desc[RAVB_NUM_RX_DESC - 1].link.ctrl = RAVB_DESC_DT_LINKFIX;
295 eth->rx_desc[RAVB_NUM_RX_DESC - 1].link.dptr = (uintptr_t)eth->rx_desc;
296 ravb_flush_dcache((uintptr_t)eth->rx_desc, desc_size);
297
298 /* Point the controller to the rx descriptor list */
299 eth->base_desc[RAVB_RX_QUEUE_OFFSET].ctrl = RAVB_DESC_DT_LINKFIX;
300 eth->base_desc[RAVB_RX_QUEUE_OFFSET].dptr = (uintptr_t)eth->rx_desc;
301 ravb_flush_dcache((uintptr_t)&eth->base_desc[RAVB_RX_QUEUE_OFFSET],
302 sizeof(struct ravb_desc));
303}
304
305static int ravb_phy_config(struct udevice *dev)
306{
307 struct ravb_priv *eth = dev_get_priv(dev);
308 struct eth_pdata *pdata = dev_get_platdata(dev);
309 struct phy_device *phydev;
Marek Vasutfbde41d2017-07-21 23:20:34 +0200310 int mask = 0xffffffff, reg;
Marek Vasut17714cb2017-05-13 15:54:28 +0200311
Marek Vasut58f49d62017-09-15 21:11:15 +0200312 if (dm_gpio_is_valid(&eth->reset_gpio)) {
313 dm_gpio_set_value(&eth->reset_gpio, 1);
314 mdelay(20);
315 dm_gpio_set_value(&eth->reset_gpio, 0);
316 mdelay(1);
317 }
318
Marek Vasutfbde41d2017-07-21 23:20:34 +0200319 phydev = phy_find_by_mask(eth->bus, mask, pdata->phy_interface);
Marek Vasut17714cb2017-05-13 15:54:28 +0200320 if (!phydev)
321 return -ENODEV;
322
Marek Vasutfbde41d2017-07-21 23:20:34 +0200323 phy_connect_dev(phydev, dev);
324
Marek Vasut17714cb2017-05-13 15:54:28 +0200325 eth->phydev = phydev;
326
Marek Vasut882294d2018-06-18 05:44:53 +0200327 phydev->supported &= SUPPORTED_100baseT_Full |
328 SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg |
329 SUPPORTED_TP | SUPPORTED_MII | SUPPORTED_Pause |
330 SUPPORTED_Asym_Pause;
331
Marek Vasut17714cb2017-05-13 15:54:28 +0200332 if (pdata->max_speed != 1000) {
Marek Vasut882294d2018-06-18 05:44:53 +0200333 phydev->supported &= ~SUPPORTED_1000baseT_Full;
Marek Vasut17714cb2017-05-13 15:54:28 +0200334 reg = phy_read(phydev, -1, MII_CTRL1000);
335 reg &= ~(BIT(9) | BIT(8));
336 phy_write(phydev, -1, MII_CTRL1000, reg);
337 }
338
339 phy_config(phydev);
340
341 return 0;
342}
343
344/* Set Mac address */
345static int ravb_write_hwaddr(struct udevice *dev)
346{
347 struct ravb_priv *eth = dev_get_priv(dev);
348 struct eth_pdata *pdata = dev_get_platdata(dev);
349 unsigned char *mac = pdata->enetaddr;
350
351 writel((mac[0] << 24) | (mac[1] << 16) | (mac[2] << 8) | mac[3],
352 eth->iobase + RAVB_REG_MAHR);
353
354 writel((mac[4] << 8) | mac[5], eth->iobase + RAVB_REG_MALR);
355
356 return 0;
357}
358
359/* E-MAC init function */
360static int ravb_mac_init(struct ravb_priv *eth)
361{
362 /* Disable MAC Interrupt */
363 writel(0, eth->iobase + RAVB_REG_ECSIPR);
364
365 /* Recv frame limit set register */
366 writel(RFLR_RFL_MIN, eth->iobase + RAVB_REG_RFLR);
367
368 return 0;
369}
370
371/* AVB-DMAC init function */
372static int ravb_dmac_init(struct udevice *dev)
373{
374 struct ravb_priv *eth = dev_get_priv(dev);
375 struct eth_pdata *pdata = dev_get_platdata(dev);
376 int ret = 0;
377
378 /* Set CONFIG mode */
379 ret = ravb_reset(dev);
380 if (ret)
381 return ret;
382
383 /* Disable all interrupts */
384 writel(0, eth->iobase + RAVB_REG_RIC0);
385 writel(0, eth->iobase + RAVB_REG_RIC1);
386 writel(0, eth->iobase + RAVB_REG_RIC2);
387 writel(0, eth->iobase + RAVB_REG_TIC);
388
389 /* Set little endian */
390 clrbits_le32(eth->iobase + RAVB_REG_CCC, CCC_BOC);
391
392 /* AVB rx set */
393 writel(0x18000001, eth->iobase + RAVB_REG_RCR);
394
395 /* FIFO size set */
396 writel(0x00222210, eth->iobase + RAVB_REG_TGC);
397
Marek Vasut41855122019-04-13 11:42:34 +0200398 /* Delay CLK: 2ns (not applicable on R-Car E3/D3) */
399 if ((rmobile_get_cpu_type() == RMOBILE_CPU_TYPE_R8A77990) ||
400 (rmobile_get_cpu_type() == RMOBILE_CPU_TYPE_R8A77995))
401 return 0;
402
403 if ((pdata->phy_interface == PHY_INTERFACE_MODE_RGMII_ID) ||
404 (pdata->phy_interface == PHY_INTERFACE_MODE_RGMII_TXID))
405 writel(APSR_TDM, eth->iobase + RAVB_REG_APSR);
Marek Vasut17714cb2017-05-13 15:54:28 +0200406
407 return 0;
408}
409
410static int ravb_config(struct udevice *dev)
411{
412 struct ravb_priv *eth = dev_get_priv(dev);
Marek Vasut3364d7a2018-02-13 17:21:15 +0100413 struct phy_device *phy = eth->phydev;
Marek Vasut17714cb2017-05-13 15:54:28 +0200414 u32 mask = ECMR_CHG_DM | ECMR_RE | ECMR_TE;
415 int ret;
416
417 /* Configure AVB-DMAC register */
418 ravb_dmac_init(dev);
419
420 /* Configure E-MAC registers */
421 ravb_mac_init(eth);
422 ravb_write_hwaddr(dev);
423
Marek Vasut17714cb2017-05-13 15:54:28 +0200424 ret = phy_startup(phy);
425 if (ret)
426 return ret;
427
428 /* Set the transfer speed */
429 if (phy->speed == 100)
430 writel(0, eth->iobase + RAVB_REG_GECMR);
431 else if (phy->speed == 1000)
432 writel(1, eth->iobase + RAVB_REG_GECMR);
433
434 /* Check if full duplex mode is supported by the phy */
435 if (phy->duplex)
436 mask |= ECMR_DM;
437
438 writel(mask, eth->iobase + RAVB_REG_ECMR);
439
440 phy->drv->writeext(phy, -1, 0x02, 0x08, (0x0f << 5) | 0x19);
441
442 return 0;
443}
444
Marek Vasut7457ce92018-01-19 23:58:32 +0100445static int ravb_start(struct udevice *dev)
Marek Vasut17714cb2017-05-13 15:54:28 +0200446{
447 struct ravb_priv *eth = dev_get_priv(dev);
448 int ret;
449
Marek Vasutc9746c62017-07-21 23:20:35 +0200450 ret = ravb_reset(dev);
451 if (ret)
Marek Vasut597e0072018-06-18 09:35:45 +0200452 return ret;
Marek Vasutc9746c62017-07-21 23:20:35 +0200453
Marek Vasut17714cb2017-05-13 15:54:28 +0200454 ravb_base_desc_init(eth);
455 ravb_tx_desc_init(eth);
456 ravb_rx_desc_init(eth);
457
458 ret = ravb_config(dev);
459 if (ret)
Marek Vasut597e0072018-06-18 09:35:45 +0200460 return ret;
Marek Vasut17714cb2017-05-13 15:54:28 +0200461
462 /* Setting the control will start the AVB-DMAC process. */
463 writel(CCC_OPC_OPERATION, eth->iobase + RAVB_REG_CCC);
464
465 return 0;
466}
467
468static void ravb_stop(struct udevice *dev)
469{
Marek Vasutc9746c62017-07-21 23:20:35 +0200470 struct ravb_priv *eth = dev_get_priv(dev);
471
Marek Vasut3364d7a2018-02-13 17:21:15 +0100472 phy_shutdown(eth->phydev);
Marek Vasut17714cb2017-05-13 15:54:28 +0200473 ravb_reset(dev);
474}
475
476static int ravb_probe(struct udevice *dev)
477{
478 struct eth_pdata *pdata = dev_get_platdata(dev);
479 struct ravb_priv *eth = dev_get_priv(dev);
Marek Vasutd422d5c2018-06-18 04:02:15 +0200480 struct ofnode_phandle_args phandle_args;
Marek Vasut17714cb2017-05-13 15:54:28 +0200481 struct mii_dev *mdiodev;
482 void __iomem *iobase;
483 int ret;
484
485 iobase = map_physmem(pdata->iobase, 0x1000, MAP_NOCACHE);
486 eth->iobase = iobase;
487
Marek Vasutc9746c62017-07-21 23:20:35 +0200488 ret = clk_get_by_index(dev, 0, &eth->clk);
489 if (ret < 0)
490 goto err_mdio_alloc;
491
Marek Vasutd422d5c2018-06-18 04:02:15 +0200492 ret = dev_read_phandle_with_args(dev, "phy-handle", NULL, 0, 0, &phandle_args);
493 if (!ret) {
494 gpio_request_by_name_nodev(phandle_args.node, "reset-gpios", 0,
495 &eth->reset_gpio, GPIOD_IS_OUT);
496 }
497
498 if (!dm_gpio_is_valid(&eth->reset_gpio)) {
499 gpio_request_by_name(dev, "reset-gpios", 0, &eth->reset_gpio,
500 GPIOD_IS_OUT);
501 }
Marek Vasut58f49d62017-09-15 21:11:15 +0200502
Marek Vasut17714cb2017-05-13 15:54:28 +0200503 mdiodev = mdio_alloc();
504 if (!mdiodev) {
505 ret = -ENOMEM;
506 goto err_mdio_alloc;
507 }
508
509 mdiodev->read = bb_miiphy_read;
510 mdiodev->write = bb_miiphy_write;
511 bb_miiphy_buses[0].priv = eth;
512 snprintf(mdiodev->name, sizeof(mdiodev->name), dev->name);
513
514 ret = mdio_register(mdiodev);
515 if (ret < 0)
516 goto err_mdio_register;
517
518 eth->bus = miiphy_get_dev_by_name(dev->name);
519
Marek Vasut3364d7a2018-02-13 17:21:15 +0100520 /* Bring up PHY */
521 ret = clk_enable(&eth->clk);
522 if (ret)
523 goto err_mdio_register;
524
525 ret = ravb_reset(dev);
526 if (ret)
527 goto err_mdio_reset;
528
529 ret = ravb_phy_config(dev);
530 if (ret)
531 goto err_mdio_reset;
532
Marek Vasut17714cb2017-05-13 15:54:28 +0200533 return 0;
534
Marek Vasut3364d7a2018-02-13 17:21:15 +0100535err_mdio_reset:
536 clk_disable(&eth->clk);
Marek Vasut17714cb2017-05-13 15:54:28 +0200537err_mdio_register:
538 mdio_free(mdiodev);
539err_mdio_alloc:
540 unmap_physmem(eth->iobase, MAP_NOCACHE);
541 return ret;
542}
543
544static int ravb_remove(struct udevice *dev)
545{
546 struct ravb_priv *eth = dev_get_priv(dev);
547
Marek Vasut3364d7a2018-02-13 17:21:15 +0100548 clk_disable(&eth->clk);
549
Marek Vasut17714cb2017-05-13 15:54:28 +0200550 free(eth->phydev);
551 mdio_unregister(eth->bus);
552 mdio_free(eth->bus);
Marek Vasuteb7c7822017-11-09 22:49:19 +0100553 if (dm_gpio_is_valid(&eth->reset_gpio))
554 dm_gpio_free(dev, &eth->reset_gpio);
Marek Vasut17714cb2017-05-13 15:54:28 +0200555 unmap_physmem(eth->iobase, MAP_NOCACHE);
556
557 return 0;
558}
559
560int ravb_bb_init(struct bb_miiphy_bus *bus)
561{
562 return 0;
563}
564
565int ravb_bb_mdio_active(struct bb_miiphy_bus *bus)
566{
567 struct ravb_priv *eth = bus->priv;
568
569 setbits_le32(eth->iobase + RAVB_REG_PIR, PIR_MMD);
570
571 return 0;
572}
573
574int ravb_bb_mdio_tristate(struct bb_miiphy_bus *bus)
575{
576 struct ravb_priv *eth = bus->priv;
577
578 clrbits_le32(eth->iobase + RAVB_REG_PIR, PIR_MMD);
579
580 return 0;
581}
582
583int ravb_bb_set_mdio(struct bb_miiphy_bus *bus, int v)
584{
585 struct ravb_priv *eth = bus->priv;
586
587 if (v)
588 setbits_le32(eth->iobase + RAVB_REG_PIR, PIR_MDO);
589 else
590 clrbits_le32(eth->iobase + RAVB_REG_PIR, PIR_MDO);
591
592 return 0;
593}
594
595int ravb_bb_get_mdio(struct bb_miiphy_bus *bus, int *v)
596{
597 struct ravb_priv *eth = bus->priv;
598
599 *v = (readl(eth->iobase + RAVB_REG_PIR) & PIR_MDI) >> 3;
600
601 return 0;
602}
603
604int ravb_bb_set_mdc(struct bb_miiphy_bus *bus, int v)
605{
606 struct ravb_priv *eth = bus->priv;
607
608 if (v)
609 setbits_le32(eth->iobase + RAVB_REG_PIR, PIR_MDC);
610 else
611 clrbits_le32(eth->iobase + RAVB_REG_PIR, PIR_MDC);
612
613 return 0;
614}
615
616int ravb_bb_delay(struct bb_miiphy_bus *bus)
617{
618 udelay(10);
619
620 return 0;
621}
622
623struct bb_miiphy_bus bb_miiphy_buses[] = {
624 {
625 .name = "ravb",
626 .init = ravb_bb_init,
627 .mdio_active = ravb_bb_mdio_active,
628 .mdio_tristate = ravb_bb_mdio_tristate,
629 .set_mdio = ravb_bb_set_mdio,
630 .get_mdio = ravb_bb_get_mdio,
631 .set_mdc = ravb_bb_set_mdc,
632 .delay = ravb_bb_delay,
633 },
634};
635int bb_miiphy_buses_num = ARRAY_SIZE(bb_miiphy_buses);
636
637static const struct eth_ops ravb_ops = {
638 .start = ravb_start,
639 .send = ravb_send,
640 .recv = ravb_recv,
641 .free_pkt = ravb_free_pkt,
642 .stop = ravb_stop,
643 .write_hwaddr = ravb_write_hwaddr,
644};
645
Marek Vasut934fd3b2017-07-21 23:20:33 +0200646int ravb_ofdata_to_platdata(struct udevice *dev)
647{
648 struct eth_pdata *pdata = dev_get_platdata(dev);
649 const char *phy_mode;
650 const fdt32_t *cell;
651 int ret = 0;
652
653 pdata->iobase = devfdt_get_addr(dev);
654 pdata->phy_interface = -1;
655 phy_mode = fdt_getprop(gd->fdt_blob, dev_of_offset(dev), "phy-mode",
656 NULL);
657 if (phy_mode)
658 pdata->phy_interface = phy_get_interface_by_name(phy_mode);
659 if (pdata->phy_interface == -1) {
660 debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
661 return -EINVAL;
662 }
663
664 pdata->max_speed = 1000;
665 cell = fdt_getprop(gd->fdt_blob, dev_of_offset(dev), "max-speed", NULL);
666 if (cell)
667 pdata->max_speed = fdt32_to_cpu(*cell);
668
669 sprintf(bb_miiphy_buses[0].name, dev->name);
670
671 return ret;
672}
673
674static const struct udevice_id ravb_ids[] = {
675 { .compatible = "renesas,etheravb-r8a7795" },
676 { .compatible = "renesas,etheravb-r8a7796" },
Marek Vasut070782f2018-02-26 10:35:15 +0100677 { .compatible = "renesas,etheravb-r8a77965" },
Marek Vasut2d3ec642017-10-21 11:33:17 +0200678 { .compatible = "renesas,etheravb-r8a77970" },
Marek Vasut1c440172018-04-26 13:20:10 +0200679 { .compatible = "renesas,etheravb-r8a77990" },
Marek Vasut42832fe2017-10-21 11:35:49 +0200680 { .compatible = "renesas,etheravb-r8a77995" },
Marek Vasut934fd3b2017-07-21 23:20:33 +0200681 { .compatible = "renesas,etheravb-rcar-gen3" },
682 { }
683};
684
Marek Vasut17714cb2017-05-13 15:54:28 +0200685U_BOOT_DRIVER(eth_ravb) = {
686 .name = "ravb",
687 .id = UCLASS_ETH,
Marek Vasut934fd3b2017-07-21 23:20:33 +0200688 .of_match = ravb_ids,
689 .ofdata_to_platdata = ravb_ofdata_to_platdata,
Marek Vasut17714cb2017-05-13 15:54:28 +0200690 .probe = ravb_probe,
691 .remove = ravb_remove,
692 .ops = &ravb_ops,
693 .priv_auto_alloc_size = sizeof(struct ravb_priv),
694 .platdata_auto_alloc_size = sizeof(struct eth_pdata),
695 .flags = DM_FLAG_ALLOC_PRIV_DMA,
696};