blob: 0a6bd8542a66429b579c4ec51ce309c6596bc18c [file] [log] [blame]
Michal Simek090a2d72018-03-27 10:36:39 +02001// SPDX-License-Identifier: GPL-2.0+
Michal Simek5fc61c82016-04-07 15:58:23 +02002/*
Michal Simek0bfbb212017-11-02 10:21:08 +01003 * dts file for Xilinx ZynqMP ZCU102 RevA
Michal Simek5fc61c82016-04-07 15:58:23 +02004 *
Michal Simek090a2d72018-03-27 10:36:39 +02005 * (C) Copyright 2015 - 2018, Xilinx, Inc.
Michal Simek5fc61c82016-04-07 15:58:23 +02006 *
7 * Michal Simek <michal.simek@xilinx.com>
Michal Simek5fc61c82016-04-07 15:58:23 +02008 */
9
10/dts-v1/;
11
12#include "zynqmp.dtsi"
Michal Simeka6604b62017-12-08 14:50:42 +010013#include "zynqmp-clk-ccf.dtsi"
Michal Simekc87c7b22018-03-27 12:13:13 +020014#include <dt-bindings/input/input.h>
Michal Simek7df37832016-05-25 20:09:35 +020015#include <dt-bindings/gpio/gpio.h>
Michal Simekd5ba4f22017-12-01 15:50:31 +010016#include <dt-bindings/phy/phy.h>
Michal Simek5fc61c82016-04-07 15:58:23 +020017
18/ {
19 model = "ZynqMP ZCU102 RevA";
Michal Simek40d839a2017-07-20 12:38:27 +020020 compatible = "xlnx,zynqmp-zcu102-revA", "xlnx,zynqmp-zcu102", "xlnx,zynqmp";
Michal Simek5fc61c82016-04-07 15:58:23 +020021
22 aliases {
23 ethernet0 = &gem3;
24 gpio0 = &gpio;
25 i2c0 = &i2c0;
26 i2c1 = &i2c1;
27 mmc0 = &sdhci1;
28 rtc0 = &rtc;
29 serial0 = &uart0;
30 serial1 = &uart1;
Michal Simekde29d542016-09-09 08:46:39 +020031 serial2 = &dcc;
Michal Simek5fc61c82016-04-07 15:58:23 +020032 spi0 = &qspi;
33 usb0 = &usb0;
34 };
35
36 chosen {
37 bootargs = "earlycon";
38 stdout-path = "serial0:115200n8";
Michal Simek53b97e62019-01-18 09:10:39 +010039 xlnx,eeprom = &eeprom;
Michal Simek5fc61c82016-04-07 15:58:23 +020040 };
41
Michal Simek79c1cbf2016-11-11 13:21:04 +010042 memory@0 {
Michal Simek5fc61c82016-04-07 15:58:23 +020043 device_type = "memory";
44 reg = <0x0 0x0 0x0 0x80000000>, <0x8 0x00000000 0x0 0x80000000>;
45 };
Michal Simekbe3c95f2016-04-20 13:12:25 +020046
Michal Simek7df37832016-05-25 20:09:35 +020047 gpio-keys {
48 compatible = "gpio-keys";
Michal Simek7df37832016-05-25 20:09:35 +020049 autorepeat;
50 sw19 {
51 label = "sw19";
52 gpios = <&gpio 22 GPIO_ACTIVE_HIGH>;
Michal Simekc87c7b22018-03-27 12:13:13 +020053 linux,code = <KEY_DOWN>;
Michal Simek7df37832016-05-25 20:09:35 +020054 gpio-key,wakeup;
55 autorepeat;
56 };
57 };
58
Michal Simekbe3c95f2016-04-20 13:12:25 +020059 leds {
60 compatible = "gpio-leds";
61 heartbeat_led {
62 label = "heartbeat";
Chirag Parekhcc406a62017-01-25 07:00:57 -080063 gpios = <&gpio 23 GPIO_ACTIVE_HIGH>;
Michal Simekbe3c95f2016-04-20 13:12:25 +020064 linux,default-trigger = "heartbeat";
65 };
66 };
Michal Simek5fc61c82016-04-07 15:58:23 +020067};
68
69&can1 {
70 status = "okay";
71};
72
Michal Simekde29d542016-09-09 08:46:39 +020073&dcc {
74 status = "okay";
75};
76
Michal Simek5fc61c82016-04-07 15:58:23 +020077&fpd_dma_chan1 {
78 status = "okay";
Michal Simek5fc61c82016-04-07 15:58:23 +020079};
80
81&fpd_dma_chan2 {
82 status = "okay";
Michal Simek5fc61c82016-04-07 15:58:23 +020083};
84
85&fpd_dma_chan3 {
86 status = "okay";
87};
88
89&fpd_dma_chan4 {
90 status = "okay";
Michal Simek5fc61c82016-04-07 15:58:23 +020091};
92
93&fpd_dma_chan5 {
94 status = "okay";
95};
96
97&fpd_dma_chan6 {
98 status = "okay";
Michal Simek5fc61c82016-04-07 15:58:23 +020099};
100
101&fpd_dma_chan7 {
102 status = "okay";
103};
104
105&fpd_dma_chan8 {
106 status = "okay";
Michal Simek5fc61c82016-04-07 15:58:23 +0200107};
108
109&gem3 {
110 status = "okay";
Michal Simek5fc61c82016-04-07 15:58:23 +0200111 phy-handle = <&phy0>;
112 phy-mode = "rgmii-id";
Michal Simek393decf2019-08-08 12:44:22 +0200113 phy0: ethernet-phy@21 {
Michal Simek5fc61c82016-04-07 15:58:23 +0200114 reg = <21>;
115 ti,rx-internal-delay = <0x8>;
116 ti,tx-internal-delay = <0xa>;
117 ti,fifo-depth = <0x1>;
Harini Katakam991a1612019-02-13 17:02:21 +0530118 ti,dp83867-rxctrl-strap-quirk;
Michal Simek5fc61c82016-04-07 15:58:23 +0200119 };
120};
121
122&gpio {
123 status = "okay";
124};
125
126&gpu {
127 status = "okay";
128};
129
130&i2c0 {
131 status = "okay";
132 clock-frequency = <400000>;
133
134 tca6416_u97: gpio@20 {
Michal Simek5fc61c82016-04-07 15:58:23 +0200135 compatible = "ti,tca6416";
136 reg = <0x20>;
137 gpio-controller;
138 #gpio-cells = <2>;
139 /*
140 * IRQ not connected
141 * Lines:
142 * 0 - PS_GTR_LAN_SEL0
143 * 1 - PS_GTR_LAN_SEL1
144 * 2 - PS_GTR_LAN_SEL2
145 * 3 - PS_GTR_LAN_SEL3
146 * 4 - PCI_CLK_DIR_SEL
147 * 5 - IIC_MUX_RESET_B
148 * 6 - GEM3_EXP_RESET_B
149 * 7, 10 - 17 - not connected
150 */
151
152 gtr_sel0 {
153 gpio-hog;
154 gpios = <0 0>;
Bharat Kumar Gogadae6464352017-01-30 12:06:02 +0530155 output-low; /* PCIE = 0, DP = 1 */
Michal Simek5fc61c82016-04-07 15:58:23 +0200156 line-name = "sel0";
157 };
158 gtr_sel1 {
159 gpio-hog;
160 gpios = <1 0>;
161 output-high; /* PCIE = 0, DP = 1 */
162 line-name = "sel1";
163 };
164 gtr_sel2 {
165 gpio-hog;
166 gpios = <2 0>;
167 output-high; /* PCIE = 0, USB0 = 1 */
168 line-name = "sel2";
169 };
170 gtr_sel3 {
171 gpio-hog;
172 gpios = <3 0>;
173 output-high; /* PCIE = 0, SATA = 1 */
174 line-name = "sel3";
175 };
176 };
177
Michal Simekd45b4402018-03-27 10:47:26 +0200178 tca6416_u61: gpio@21 {
Michal Simek5fc61c82016-04-07 15:58:23 +0200179 compatible = "ti,tca6416";
180 reg = <0x21>;
181 gpio-controller;
182 #gpio-cells = <2>;
183 /*
184 * IRQ not connected
185 * Lines:
186 * 0 - VCCPSPLL_EN
187 * 1 - MGTRAVCC_EN
188 * 2 - MGTRAVTT_EN
189 * 3 - VCCPSDDRPLL_EN
190 * 4 - MIO26_PMU_INPUT_LS
191 * 5 - PL_PMBUS_ALERT
192 * 6 - PS_PMBUS_ALERT
193 * 7 - MAXIM_PMBUS_ALERT
194 * 10 - PL_DDR4_VTERM_EN
195 * 11 - PL_DDR4_VPP_2V5_EN
196 * 12 - PS_DIMM_VDDQ_TO_PSVCCO_ON
197 * 13 - PS_DIMM_SUSPEND_EN
198 * 14 - PS_DDR4_VTERM_EN
199 * 15 - PS_DDR4_VPP_2V5_EN
200 * 16 - 17 - not connected
201 */
202 };
203
Michal Simek2fde09e2018-03-27 10:38:08 +0200204 i2c-mux@75 { /* u60 */
Michal Simek5fc61c82016-04-07 15:58:23 +0200205 compatible = "nxp,pca9544";
206 #address-cells = <1>;
207 #size-cells = <0>;
208 reg = <0x75>;
Michal Simekd45b4402018-03-27 10:47:26 +0200209 i2c@0 {
Michal Simek5fc61c82016-04-07 15:58:23 +0200210 #address-cells = <1>;
211 #size-cells = <0>;
212 reg = <0>;
213 /* PS_PMBUS */
214 ina226@40 { /* u76 */
215 compatible = "ti,ina226";
216 reg = <0x40>;
217 shunt-resistor = <5000>;
218 };
219 ina226@41 { /* u77 */
220 compatible = "ti,ina226";
221 reg = <0x41>;
222 shunt-resistor = <5000>;
223 };
224 ina226@42 { /* u78 */
225 compatible = "ti,ina226";
226 reg = <0x42>;
227 shunt-resistor = <5000>;
228 };
229 ina226@43 { /* u87 */
230 compatible = "ti,ina226";
231 reg = <0x43>;
232 shunt-resistor = <5000>;
233 };
234 ina226@44 { /* u85 */
235 compatible = "ti,ina226";
236 reg = <0x44>;
237 shunt-resistor = <5000>;
238 };
239 ina226@45 { /* u86 */
240 compatible = "ti,ina226";
241 reg = <0x45>;
242 shunt-resistor = <5000>;
243 };
244 ina226@46 { /* u93 */
245 compatible = "ti,ina226";
246 reg = <0x46>;
247 shunt-resistor = <5000>;
248 };
249 ina226@47 { /* u88 */
250 compatible = "ti,ina226";
251 reg = <0x47>;
252 shunt-resistor = <5000>;
253 };
254 ina226@4a { /* u15 */
255 compatible = "ti,ina226";
256 reg = <0x4a>;
257 shunt-resistor = <5000>;
258 };
259 ina226@4b { /* u92 */
260 compatible = "ti,ina226";
261 reg = <0x4b>;
262 shunt-resistor = <5000>;
263 };
264 };
Michal Simekd45b4402018-03-27 10:47:26 +0200265 i2c@1 {
Michal Simek5fc61c82016-04-07 15:58:23 +0200266 #address-cells = <1>;
267 #size-cells = <0>;
268 reg = <1>;
269 /* PL_PMBUS */
270 ina226@40 { /* u79 */
271 compatible = "ti,ina226";
272 reg = <0x40>;
273 shunt-resistor = <2000>;
274 };
275 ina226@41 { /* u81 */
276 compatible = "ti,ina226";
277 reg = <0x41>;
278 shunt-resistor = <5000>;
279 };
280 ina226@42 { /* u80 */
281 compatible = "ti,ina226";
282 reg = <0x42>;
283 shunt-resistor = <5000>;
284 };
285 ina226@43 { /* u84 */
286 compatible = "ti,ina226";
287 reg = <0x43>;
288 shunt-resistor = <5000>;
289 };
290 ina226@44 { /* u16 */
291 compatible = "ti,ina226";
292 reg = <0x44>;
293 shunt-resistor = <5000>;
294 };
295 ina226@45 { /* u65 */
296 compatible = "ti,ina226";
297 reg = <0x45>;
298 shunt-resistor = <5000>;
299 };
300 ina226@46 { /* u74 */
301 compatible = "ti,ina226";
302 reg = <0x46>;
303 shunt-resistor = <5000>;
304 };
305 ina226@47 { /* u75 */
306 compatible = "ti,ina226";
307 reg = <0x47>;
308 shunt-resistor = <5000>;
309 };
310 };
Michal Simekd45b4402018-03-27 10:47:26 +0200311 i2c@2 {
Michal Simek5fc61c82016-04-07 15:58:23 +0200312 #address-cells = <1>;
313 #size-cells = <0>;
314 reg = <2>;
315 /* MAXIM_PMBUS - 00 */
316 max15301@a { /* u46 */
Michal Simekcba5b322018-03-27 10:52:40 +0200317 compatible = "maxim,max15301";
Michal Simek5fc61c82016-04-07 15:58:23 +0200318 reg = <0xa>;
319 };
320 max15303@b { /* u4 */
Michal Simekcba5b322018-03-27 10:52:40 +0200321 compatible = "maxim,max15303";
Michal Simek5fc61c82016-04-07 15:58:23 +0200322 reg = <0xb>;
323 };
324 max15303@10 { /* u13 */
Michal Simekcba5b322018-03-27 10:52:40 +0200325 compatible = "maxim,max15303";
Michal Simek5fc61c82016-04-07 15:58:23 +0200326 reg = <0x10>;
327 };
328 max15301@13 { /* u47 */
Michal Simekcba5b322018-03-27 10:52:40 +0200329 compatible = "maxim,max15301";
Michal Simek5fc61c82016-04-07 15:58:23 +0200330 reg = <0x13>;
331 };
332 max15303@14 { /* u7 */
Michal Simekcba5b322018-03-27 10:52:40 +0200333 compatible = "maxim,max15303";
Michal Simek5fc61c82016-04-07 15:58:23 +0200334 reg = <0x14>;
335 };
336 max15303@15 { /* u6 */
Michal Simekcba5b322018-03-27 10:52:40 +0200337 compatible = "maxim,max15303";
Michal Simek5fc61c82016-04-07 15:58:23 +0200338 reg = <0x15>;
339 };
340 max15303@16 { /* u10 */
Michal Simekcba5b322018-03-27 10:52:40 +0200341 compatible = "maxim,max15303";
Michal Simek5fc61c82016-04-07 15:58:23 +0200342 reg = <0x16>;
343 };
344 max15303@17 { /* u9 */
Michal Simekcba5b322018-03-27 10:52:40 +0200345 compatible = "maxim,max15303";
Michal Simek5fc61c82016-04-07 15:58:23 +0200346 reg = <0x17>;
347 };
348 max15301@18 { /* u63 */
Michal Simekcba5b322018-03-27 10:52:40 +0200349 compatible = "maxim,max15301";
Michal Simek5fc61c82016-04-07 15:58:23 +0200350 reg = <0x18>;
351 };
352 max15303@1a { /* u49 */
Michal Simekcba5b322018-03-27 10:52:40 +0200353 compatible = "maxim,max15303";
Michal Simek5fc61c82016-04-07 15:58:23 +0200354 reg = <0x1a>;
355 };
356 max15303@1d { /* u18 */
Michal Simekcba5b322018-03-27 10:52:40 +0200357 compatible = "maxim,max15303";
Michal Simek5fc61c82016-04-07 15:58:23 +0200358 reg = <0x1d>;
359 };
360 max15303@20 { /* u8 */
Michal Simekcba5b322018-03-27 10:52:40 +0200361 compatible = "maxim,max15303";
Michal Simek5fc61c82016-04-07 15:58:23 +0200362 status = "disabled"; /* unreachable */
363 reg = <0x20>;
364 };
Michal Simek84dc3c02018-03-27 12:01:24 +0200365 max20751@72 { /* u95 */
Michal Simekcba5b322018-03-27 10:52:40 +0200366 compatible = "maxim,max20751";
Michal Simek5fc61c82016-04-07 15:58:23 +0200367 reg = <0x72>;
368 };
Michal Simek84dc3c02018-03-27 12:01:24 +0200369 max20751@73 { /* u96 */
Michal Simekcba5b322018-03-27 10:52:40 +0200370 compatible = "maxim,max20751";
Michal Simek5fc61c82016-04-07 15:58:23 +0200371 reg = <0x73>;
372 };
373 };
374 /* Bus 3 is not connected */
375 };
Michal Simek5fc61c82016-04-07 15:58:23 +0200376};
377
378&i2c1 {
379 status = "okay";
380 clock-frequency = <400000>;
Michal Simek6471f8e2017-11-02 11:51:59 +0100381
Michal Simek84dc3c02018-03-27 12:01:24 +0200382 /* PL i2c via PCA9306 - u45 */
Michal Simek2fde09e2018-03-27 10:38:08 +0200383 i2c-mux@74 { /* u34 */
Michal Simek5fc61c82016-04-07 15:58:23 +0200384 compatible = "nxp,pca9548";
385 #address-cells = <1>;
386 #size-cells = <0>;
387 reg = <0x74>;
Michal Simekd45b4402018-03-27 10:47:26 +0200388 i2c@0 {
Michal Simek5fc61c82016-04-07 15:58:23 +0200389 #address-cells = <1>;
390 #size-cells = <0>;
391 reg = <0>;
392 /*
393 * IIC_EEPROM 1kB memory which uses 256B blocks
394 * where every block has different address.
395 * 0 - 256B address 0x54
396 * 256B - 512B address 0x55
397 * 512B - 768B address 0x56
398 * 768B - 1024B address 0x57
399 */
Michal Simekc9ce08d2017-11-02 11:42:12 +0100400 eeprom: eeprom@54 { /* u23 */
Michal Simek28cf3ba2018-03-27 10:54:25 +0200401 compatible = "atmel,24c08";
Michal Simek5fc61c82016-04-07 15:58:23 +0200402 reg = <0x54>;
403 };
404 };
Michal Simekd45b4402018-03-27 10:47:26 +0200405 i2c@1 {
Michal Simek5fc61c82016-04-07 15:58:23 +0200406 #address-cells = <1>;
407 #size-cells = <0>;
408 reg = <1>;
Michal Simek68ddc172018-03-27 10:39:53 +0200409 si5341: clock-generator@36 { /* SI5341 - u69 */
Michal Simek7b5a7a42018-03-27 12:48:30 +0200410 compatible = "silabs,si5341";
Michal Simek5fc61c82016-04-07 15:58:23 +0200411 reg = <0x36>;
412 };
413
414 };
Michal Simekd45b4402018-03-27 10:47:26 +0200415 i2c@2 {
Michal Simek5fc61c82016-04-07 15:58:23 +0200416 #address-cells = <1>;
417 #size-cells = <0>;
418 reg = <2>;
Michal Simek68ddc172018-03-27 10:39:53 +0200419 si570_1: clock-generator@5d { /* USER SI570 - u42 */
Michal Simek5fc61c82016-04-07 15:58:23 +0200420 #clock-cells = <0>;
421 compatible = "silabs,si570";
422 reg = <0x5d>;
423 temperature-stability = <50>;
424 factory-fout = <300000000>;
425 clock-frequency = <300000000>;
Michal Simek3cf07bf2018-07-18 12:10:02 +0200426 clock-output-names = "si570_user";
Michal Simek5fc61c82016-04-07 15:58:23 +0200427 };
428 };
Michal Simekd45b4402018-03-27 10:47:26 +0200429 i2c@3 {
Michal Simek5fc61c82016-04-07 15:58:23 +0200430 #address-cells = <1>;
431 #size-cells = <0>;
432 reg = <3>;
Michal Simek68ddc172018-03-27 10:39:53 +0200433 si570_2: clock-generator@5d { /* USER MGT SI570 - u56 */
Michal Simek5fc61c82016-04-07 15:58:23 +0200434 #clock-cells = <0>;
435 compatible = "silabs,si570";
436 reg = <0x5d>;
437 temperature-stability = <50>; /* copy from zc702 */
438 factory-fout = <156250000>;
439 clock-frequency = <148500000>;
Michal Simek3cf07bf2018-07-18 12:10:02 +0200440 clock-output-names = "si570_mgt";
Michal Simek5fc61c82016-04-07 15:58:23 +0200441 };
442 };
Michal Simekd45b4402018-03-27 10:47:26 +0200443 i2c@4 {
Michal Simek5fc61c82016-04-07 15:58:23 +0200444 #address-cells = <1>;
445 #size-cells = <0>;
446 reg = <4>;
Michal Simek68ddc172018-03-27 10:39:53 +0200447 si5328: clock-generator@69 {/* SI5328 - u20 */
Michal Simek5fc61c82016-04-07 15:58:23 +0200448 compatible = "silabs,si5328";
449 reg = <0x69>;
Michal Simek20c17792017-11-02 12:45:10 +0100450 /*
451 * Chip has interrupt present connected to PL
452 * interrupt-parent = <&>;
453 * interrupts = <>;
454 */
Michal Simek5fc61c82016-04-07 15:58:23 +0200455 };
456 };
457 /* 5 - 7 unconnected */
458 };
459
Michal Simek2fde09e2018-03-27 10:38:08 +0200460 i2c-mux@75 {
Michal Simek5fc61c82016-04-07 15:58:23 +0200461 compatible = "nxp,pca9548"; /* u135 */
462 #address-cells = <1>;
463 #size-cells = <0>;
464 reg = <0x75>;
465
466 i2c@0 {
467 #address-cells = <1>;
468 #size-cells = <0>;
469 reg = <0>;
470 /* HPC0_IIC */
471 };
472 i2c@1 {
473 #address-cells = <1>;
474 #size-cells = <0>;
475 reg = <1>;
476 /* HPC1_IIC */
477 };
478 i2c@2 {
479 #address-cells = <1>;
480 #size-cells = <0>;
481 reg = <2>;
482 /* SYSMON */
483 };
Michal Simekd45b4402018-03-27 10:47:26 +0200484 i2c@3 {
Michal Simek5fc61c82016-04-07 15:58:23 +0200485 #address-cells = <1>;
486 #size-cells = <0>;
487 reg = <3>;
488 /* DDR4 SODIMM */
Michal Simek5fc61c82016-04-07 15:58:23 +0200489 };
490 i2c@4 {
491 #address-cells = <1>;
492 #size-cells = <0>;
493 reg = <4>;
494 /* SEP 3 */
495 };
496 i2c@5 {
497 #address-cells = <1>;
498 #size-cells = <0>;
499 reg = <5>;
500 /* SEP 2 */
501 };
502 i2c@6 {
503 #address-cells = <1>;
504 #size-cells = <0>;
505 reg = <6>;
506 /* SEP 1 */
507 };
508 i2c@7 {
509 #address-cells = <1>;
510 #size-cells = <0>;
511 reg = <7>;
512 /* SEP 0 */
513 };
514 };
515};
516
517&pcie {
Bharat Kumar Gogadae6464352017-01-30 12:06:02 +0530518 status = "okay";
Michal Simek5fc61c82016-04-07 15:58:23 +0200519};
520
521&qspi {
522 status = "okay";
523 is-dual = <1>;
524 flash@0 {
Neil Armstronga009fa72019-02-10 10:16:20 +0000525 compatible = "m25p80", "jedec,spi-nor"; /* 32MB */
Michal Simek5fc61c82016-04-07 15:58:23 +0200526 #address-cells = <1>;
527 #size-cells = <1>;
528 reg = <0x0>;
529 spi-tx-bus-width = <1>;
530 spi-rx-bus-width = <4>; /* FIXME also DUAL configuration possible */
531 spi-max-frequency = <108000000>; /* Based on DC1 spec */
532 partition@qspi-fsbl-uboot { /* for testing purpose */
533 label = "qspi-fsbl-uboot";
534 reg = <0x0 0x100000>;
535 };
536 partition@qspi-linux { /* for testing purpose */
537 label = "qspi-linux";
538 reg = <0x100000 0x500000>;
539 };
540 partition@qspi-device-tree { /* for testing purpose */
541 label = "qspi-device-tree";
542 reg = <0x600000 0x20000>;
543 };
544 partition@qspi-rootfs { /* for testing purpose */
545 label = "qspi-rootfs";
546 reg = <0x620000 0x5E0000>;
547 };
548 };
549};
550
551&rtc {
552 status = "okay";
553};
554
555&sata {
556 status = "okay";
557 /* SATA OOB timing settings */
558 ceva,p0-cominit-params = /bits/ 8 <0x18 0x40 0x18 0x28>;
559 ceva,p0-comwake-params = /bits/ 8 <0x06 0x14 0x08 0x0E>;
560 ceva,p0-burst-params = /bits/ 8 <0x13 0x08 0x4A 0x06>;
561 ceva,p0-retry-params = /bits/ 16 <0x96A4 0x3FFC>;
562 ceva,p1-cominit-params = /bits/ 8 <0x18 0x40 0x18 0x28>;
563 ceva,p1-comwake-params = /bits/ 8 <0x06 0x14 0x08 0x0E>;
564 ceva,p1-burst-params = /bits/ 8 <0x13 0x08 0x4A 0x06>;
565 ceva,p1-retry-params = /bits/ 16 <0x96A4 0x3FFC>;
Michal Simekd5ba4f22017-12-01 15:50:31 +0100566 phy-names = "sata-phy";
567 phys = <&lane3 PHY_TYPE_SATA 1 1 125000000>;
Michal Simek5fc61c82016-04-07 15:58:23 +0200568};
569
570/* SD1 with level shifter */
571&sdhci1 {
572 status = "okay";
573 no-1-8-v; /* for 1.0 silicon */
Sai Krishna Potthuri02550fb2016-08-16 14:41:35 +0530574 xlnx,mio_bank = <1>;
Michal Simek5fc61c82016-04-07 15:58:23 +0200575};
576
Michal Simekd5ba4f22017-12-01 15:50:31 +0100577&serdes {
578 status = "okay";
579};
580
Michal Simek5fc61c82016-04-07 15:58:23 +0200581&uart0 {
582 status = "okay";
583};
584
585&uart1 {
586 status = "okay";
587};
588
589/* ULPI SMSC USB3320 */
590&usb0 {
591 status = "okay";
Michal Simek5fc61c82016-04-07 15:58:23 +0200592};
593
594&dwc3_0 {
595 status = "okay";
596 dr_mode = "host";
Michal Simekd5ba4f22017-12-01 15:50:31 +0100597 snps,usb3_lpm_capable;
598 phy-names = "usb3-phy";
599 phys = <&lane2 PHY_TYPE_USB3 0 2 26000000>;
600 maximum-speed = "super-speed";
Michal Simek5fc61c82016-04-07 15:58:23 +0200601};
602
Shubhrajyoti Dattae036cd62017-04-06 12:28:14 +0530603&watchdog0 {
604 status = "okay";
605};
606
Michal Simek1bb4be32017-11-02 12:04:43 +0100607&xilinx_ams {
608 status = "okay";
609};
610
611&ams_ps {
612 status = "okay";
613};
614
615&ams_pl {
616 status = "okay";
617};
618
Michal Simek5fc61c82016-04-07 15:58:23 +0200619&xilinx_drm {
620 status = "okay";
621 clocks = <&si570_1>;
622};
623
624&xlnx_dp {
625 status = "okay";
626};
627
628&xlnx_dp_sub {
629 status = "okay";
630 xlnx,vid-clk-pl;
631};
632
633&xlnx_dp_snd_pcm0 {
634 status = "okay";
635};
636
637&xlnx_dp_snd_pcm1 {
638 status = "okay";
639};
640
641&xlnx_dp_snd_card {
642 status = "okay";
643};
644
645&xlnx_dp_snd_codec0 {
646 status = "okay";
647};
648
649&xlnx_dpdma {
650 status = "okay";
651};