Donghwa Lee | 0112fed | 2012-04-05 19:36:17 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2012 Samsung Electronics |
| 3 | * |
| 4 | * Author: InKi Dae <inki.dae@samsung.com> |
| 5 | * Author: Donghwa Lee <dh09.lee@samsung.com> |
| 6 | * |
Wolfgang Denk | bd8ec7e | 2013-10-07 13:07:26 +0200 | [diff] [blame] | 7 | * SPDX-License-Identifier: GPL-2.0+ |
Donghwa Lee | 0112fed | 2012-04-05 19:36:17 +0000 | [diff] [blame] | 8 | */ |
| 9 | |
| 10 | #include <config.h> |
| 11 | #include <common.h> |
| 12 | #include <asm/io.h> |
| 13 | #include <lcd.h> |
| 14 | #include <div64.h> |
Ajay Kumar | ebbace3 | 2013-02-21 23:53:01 +0000 | [diff] [blame] | 15 | #include <fdtdec.h> |
| 16 | #include <libfdt.h> |
Donghwa Lee | 0112fed | 2012-04-05 19:36:17 +0000 | [diff] [blame] | 17 | #include <asm/arch/clk.h> |
| 18 | #include <asm/arch/clock.h> |
| 19 | #include <asm/arch/cpu.h> |
| 20 | #include "exynos_fb.h" |
| 21 | |
Ajay Kumar | ebbace3 | 2013-02-21 23:53:01 +0000 | [diff] [blame] | 22 | DECLARE_GLOBAL_DATA_PTR; |
| 23 | |
Donghwa Lee | 0112fed | 2012-04-05 19:36:17 +0000 | [diff] [blame] | 24 | static unsigned long *lcd_base_addr; |
Simon Glass | 6d27559 | 2016-02-21 21:08:40 -0700 | [diff] [blame^] | 25 | static struct vidinfo *pvid; |
Ajay Kumar | 4acd4ee | 2013-02-21 23:52:59 +0000 | [diff] [blame] | 26 | static struct exynos_fb *fimd_ctrl; |
Donghwa Lee | 0112fed | 2012-04-05 19:36:17 +0000 | [diff] [blame] | 27 | |
| 28 | void exynos_fimd_lcd_init_mem(u_long screen_base, u_long fb_size, |
| 29 | u_long palette_size) |
| 30 | { |
| 31 | lcd_base_addr = (unsigned long *)screen_base; |
| 32 | } |
| 33 | |
| 34 | static void exynos_fimd_set_dualrgb(unsigned int enabled) |
| 35 | { |
Donghwa Lee | 0112fed | 2012-04-05 19:36:17 +0000 | [diff] [blame] | 36 | unsigned int cfg = 0; |
| 37 | |
| 38 | if (enabled) { |
| 39 | cfg = EXYNOS_DUALRGB_BYPASS_DUAL | EXYNOS_DUALRGB_LINESPLIT | |
| 40 | EXYNOS_DUALRGB_VDEN_EN_ENABLE; |
| 41 | |
| 42 | /* in case of Line Split mode, MAIN_CNT doesn't neet to set. */ |
| 43 | cfg |= EXYNOS_DUALRGB_SUB_CNT(pvid->vl_col / 2) | |
| 44 | EXYNOS_DUALRGB_MAIN_CNT(0); |
| 45 | } |
| 46 | |
| 47 | writel(cfg, &fimd_ctrl->dualrgb); |
| 48 | } |
| 49 | |
Donghwa Lee | bc72aeb | 2012-07-02 01:16:08 +0000 | [diff] [blame] | 50 | static void exynos_fimd_set_dp_clkcon(unsigned int enabled) |
| 51 | { |
Donghwa Lee | bc72aeb | 2012-07-02 01:16:08 +0000 | [diff] [blame] | 52 | unsigned int cfg = 0; |
| 53 | |
| 54 | if (enabled) |
| 55 | cfg = EXYNOS_DP_CLK_ENABLE; |
| 56 | |
| 57 | writel(cfg, &fimd_ctrl->dp_mie_clkcon); |
| 58 | } |
| 59 | |
Donghwa Lee | 0112fed | 2012-04-05 19:36:17 +0000 | [diff] [blame] | 60 | static void exynos_fimd_set_par(unsigned int win_id) |
| 61 | { |
| 62 | unsigned int cfg = 0; |
Donghwa Lee | 0112fed | 2012-04-05 19:36:17 +0000 | [diff] [blame] | 63 | |
| 64 | /* set window control */ |
| 65 | cfg = readl((unsigned int)&fimd_ctrl->wincon0 + |
| 66 | EXYNOS_WINCON(win_id)); |
| 67 | |
| 68 | cfg &= ~(EXYNOS_WINCON_BITSWP_ENABLE | EXYNOS_WINCON_BYTESWP_ENABLE | |
| 69 | EXYNOS_WINCON_HAWSWP_ENABLE | EXYNOS_WINCON_WSWP_ENABLE | |
| 70 | EXYNOS_WINCON_BURSTLEN_MASK | EXYNOS_WINCON_BPPMODE_MASK | |
| 71 | EXYNOS_WINCON_INRGB_MASK | EXYNOS_WINCON_DATAPATH_MASK); |
| 72 | |
| 73 | /* DATAPATH is DMA */ |
| 74 | cfg |= EXYNOS_WINCON_DATAPATH_DMA; |
| 75 | |
Przemyslaw Marczak | 65b3f77 | 2014-01-22 11:24:15 +0100 | [diff] [blame] | 76 | cfg |= EXYNOS_WINCON_HAWSWP_ENABLE; |
Donghwa Lee | 0112fed | 2012-04-05 19:36:17 +0000 | [diff] [blame] | 77 | |
| 78 | /* dma burst is 16 */ |
| 79 | cfg |= EXYNOS_WINCON_BURSTLEN_16WORD; |
| 80 | |
Przemyslaw Marczak | 65b3f77 | 2014-01-22 11:24:15 +0100 | [diff] [blame] | 81 | switch (pvid->vl_bpix) { |
| 82 | case 4: |
Ajay Kumar | 1e655b3 | 2013-01-08 20:42:25 +0000 | [diff] [blame] | 83 | cfg |= EXYNOS_WINCON_BPPMODE_16BPP_565; |
Przemyslaw Marczak | 65b3f77 | 2014-01-22 11:24:15 +0100 | [diff] [blame] | 84 | break; |
| 85 | default: |
| 86 | cfg |= EXYNOS_WINCON_BPPMODE_24BPP_888; |
| 87 | break; |
| 88 | } |
Donghwa Lee | 0112fed | 2012-04-05 19:36:17 +0000 | [diff] [blame] | 89 | |
| 90 | writel(cfg, (unsigned int)&fimd_ctrl->wincon0 + |
| 91 | EXYNOS_WINCON(win_id)); |
| 92 | |
| 93 | /* set window position to x=0, y=0*/ |
| 94 | cfg = EXYNOS_VIDOSD_LEFT_X(0) | EXYNOS_VIDOSD_TOP_Y(0); |
| 95 | writel(cfg, (unsigned int)&fimd_ctrl->vidosd0a + |
| 96 | EXYNOS_VIDOSD(win_id)); |
| 97 | |
| 98 | cfg = EXYNOS_VIDOSD_RIGHT_X(pvid->vl_col - 1) | |
Donghwa Lee | 64b45d9 | 2012-07-26 15:30:49 +0000 | [diff] [blame] | 99 | EXYNOS_VIDOSD_BOTTOM_Y(pvid->vl_row - 1) | |
| 100 | EXYNOS_VIDOSD_RIGHT_X_E(1) | |
| 101 | EXYNOS_VIDOSD_BOTTOM_Y_E(0); |
| 102 | |
Donghwa Lee | 0112fed | 2012-04-05 19:36:17 +0000 | [diff] [blame] | 103 | writel(cfg, (unsigned int)&fimd_ctrl->vidosd0b + |
| 104 | EXYNOS_VIDOSD(win_id)); |
| 105 | |
| 106 | /* set window size for window0*/ |
| 107 | cfg = EXYNOS_VIDOSD_SIZE(pvid->vl_col * pvid->vl_row); |
| 108 | writel(cfg, (unsigned int)&fimd_ctrl->vidosd0c + |
| 109 | EXYNOS_VIDOSD(win_id)); |
| 110 | } |
| 111 | |
| 112 | static void exynos_fimd_set_buffer_address(unsigned int win_id) |
| 113 | { |
| 114 | unsigned long start_addr, end_addr; |
Donghwa Lee | 0112fed | 2012-04-05 19:36:17 +0000 | [diff] [blame] | 115 | |
| 116 | start_addr = (unsigned long)lcd_base_addr; |
Donghwa Lee | 2386f45 | 2012-04-23 15:37:05 +0000 | [diff] [blame] | 117 | end_addr = start_addr + ((pvid->vl_col * (NBITS(pvid->vl_bpix) / 8)) * |
Donghwa Lee | 0112fed | 2012-04-05 19:36:17 +0000 | [diff] [blame] | 118 | pvid->vl_row); |
| 119 | |
| 120 | writel(start_addr, (unsigned int)&fimd_ctrl->vidw00add0b0 + |
| 121 | EXYNOS_BUFFER_OFFSET(win_id)); |
| 122 | writel(end_addr, (unsigned int)&fimd_ctrl->vidw00add1b0 + |
| 123 | EXYNOS_BUFFER_OFFSET(win_id)); |
| 124 | } |
| 125 | |
Simon Glass | 6d27559 | 2016-02-21 21:08:40 -0700 | [diff] [blame^] | 126 | static void exynos_fimd_set_clock(struct vidinfo *pvid) |
Donghwa Lee | 0112fed | 2012-04-05 19:36:17 +0000 | [diff] [blame] | 127 | { |
| 128 | unsigned int cfg = 0, div = 0, remainder, remainder_div; |
| 129 | unsigned long pixel_clock; |
| 130 | unsigned long long src_clock; |
Donghwa Lee | 0112fed | 2012-04-05 19:36:17 +0000 | [diff] [blame] | 131 | |
| 132 | if (pvid->dual_lcd_enabled) { |
| 133 | pixel_clock = pvid->vl_freq * |
| 134 | (pvid->vl_hspw + pvid->vl_hfpd + |
| 135 | pvid->vl_hbpd + pvid->vl_col / 2) * |
| 136 | (pvid->vl_vspw + pvid->vl_vfpd + |
| 137 | pvid->vl_vbpd + pvid->vl_row); |
| 138 | } else if (pvid->interface_mode == FIMD_CPU_INTERFACE) { |
| 139 | pixel_clock = pvid->vl_freq * |
| 140 | pvid->vl_width * pvid->vl_height * |
| 141 | (pvid->cs_setup + pvid->wr_setup + |
| 142 | pvid->wr_act + pvid->wr_hold + 1); |
| 143 | } else { |
| 144 | pixel_clock = pvid->vl_freq * |
| 145 | (pvid->vl_hspw + pvid->vl_hfpd + |
| 146 | pvid->vl_hbpd + pvid->vl_col) * |
| 147 | (pvid->vl_vspw + pvid->vl_vfpd + |
| 148 | pvid->vl_vbpd + pvid->vl_row); |
| 149 | } |
| 150 | |
| 151 | cfg = readl(&fimd_ctrl->vidcon0); |
| 152 | cfg &= ~(EXYNOS_VIDCON0_CLKSEL_MASK | EXYNOS_VIDCON0_CLKVALUP_MASK | |
| 153 | EXYNOS_VIDCON0_CLKVAL_F(0xFF) | EXYNOS_VIDCON0_VCLKEN_MASK | |
| 154 | EXYNOS_VIDCON0_CLKDIR_MASK); |
| 155 | cfg |= (EXYNOS_VIDCON0_CLKSEL_SCLK | EXYNOS_VIDCON0_CLKVALUP_ALWAYS | |
| 156 | EXYNOS_VIDCON0_VCLKEN_NORMAL | EXYNOS_VIDCON0_CLKDIR_DIVIDED); |
| 157 | |
Donghwa Lee | 0112fed | 2012-04-05 19:36:17 +0000 | [diff] [blame] | 158 | src_clock = (unsigned long long) get_lcd_clk(); |
| 159 | |
| 160 | /* get quotient and remainder. */ |
| 161 | remainder = do_div(src_clock, pixel_clock); |
| 162 | div = src_clock; |
| 163 | |
| 164 | remainder *= 10; |
| 165 | remainder_div = remainder / pixel_clock; |
| 166 | |
| 167 | /* round about one places of decimals. */ |
| 168 | if (remainder_div >= 5) |
| 169 | div++; |
| 170 | |
| 171 | /* in case of dual lcd mode. */ |
| 172 | if (pvid->dual_lcd_enabled) |
| 173 | div--; |
| 174 | |
| 175 | cfg |= EXYNOS_VIDCON0_CLKVAL_F(div - 1); |
| 176 | writel(cfg, &fimd_ctrl->vidcon0); |
| 177 | } |
| 178 | |
| 179 | void exynos_set_trigger(void) |
| 180 | { |
| 181 | unsigned int cfg = 0; |
Donghwa Lee | 0112fed | 2012-04-05 19:36:17 +0000 | [diff] [blame] | 182 | |
| 183 | cfg = readl(&fimd_ctrl->trigcon); |
| 184 | |
| 185 | cfg |= (EXYNOS_I80SOFT_TRIG_EN | EXYNOS_I80START_TRIG); |
| 186 | |
| 187 | writel(cfg, &fimd_ctrl->trigcon); |
| 188 | } |
| 189 | |
| 190 | int exynos_is_i80_frame_done(void) |
| 191 | { |
| 192 | unsigned int cfg = 0; |
| 193 | int status; |
Donghwa Lee | 0112fed | 2012-04-05 19:36:17 +0000 | [diff] [blame] | 194 | |
| 195 | cfg = readl(&fimd_ctrl->trigcon); |
| 196 | |
| 197 | /* frame done func is valid only when TRIMODE[0] is set to 1. */ |
| 198 | status = (cfg & EXYNOS_I80STATUS_TRIG_DONE) == |
| 199 | EXYNOS_I80STATUS_TRIG_DONE; |
| 200 | |
| 201 | return status; |
| 202 | } |
| 203 | |
| 204 | static void exynos_fimd_lcd_on(void) |
| 205 | { |
| 206 | unsigned int cfg = 0; |
Donghwa Lee | 0112fed | 2012-04-05 19:36:17 +0000 | [diff] [blame] | 207 | |
| 208 | /* display on */ |
| 209 | cfg = readl(&fimd_ctrl->vidcon0); |
| 210 | cfg |= (EXYNOS_VIDCON0_ENVID_ENABLE | EXYNOS_VIDCON0_ENVID_F_ENABLE); |
| 211 | writel(cfg, &fimd_ctrl->vidcon0); |
| 212 | } |
| 213 | |
| 214 | static void exynos_fimd_window_on(unsigned int win_id) |
| 215 | { |
| 216 | unsigned int cfg = 0; |
Donghwa Lee | 0112fed | 2012-04-05 19:36:17 +0000 | [diff] [blame] | 217 | |
| 218 | /* enable window */ |
| 219 | cfg = readl((unsigned int)&fimd_ctrl->wincon0 + |
| 220 | EXYNOS_WINCON(win_id)); |
| 221 | cfg |= EXYNOS_WINCON_ENWIN_ENABLE; |
| 222 | writel(cfg, (unsigned int)&fimd_ctrl->wincon0 + |
| 223 | EXYNOS_WINCON(win_id)); |
| 224 | |
| 225 | cfg = readl(&fimd_ctrl->winshmap); |
| 226 | cfg |= EXYNOS_WINSHMAP_CH_ENABLE(win_id); |
| 227 | writel(cfg, &fimd_ctrl->winshmap); |
| 228 | } |
| 229 | |
| 230 | void exynos_fimd_lcd_off(void) |
| 231 | { |
| 232 | unsigned int cfg = 0; |
Donghwa Lee | 0112fed | 2012-04-05 19:36:17 +0000 | [diff] [blame] | 233 | |
| 234 | cfg = readl(&fimd_ctrl->vidcon0); |
| 235 | cfg &= (EXYNOS_VIDCON0_ENVID_DISABLE | EXYNOS_VIDCON0_ENVID_F_DISABLE); |
| 236 | writel(cfg, &fimd_ctrl->vidcon0); |
| 237 | } |
| 238 | |
| 239 | void exynos_fimd_window_off(unsigned int win_id) |
| 240 | { |
| 241 | unsigned int cfg = 0; |
Donghwa Lee | 0112fed | 2012-04-05 19:36:17 +0000 | [diff] [blame] | 242 | |
| 243 | cfg = readl((unsigned int)&fimd_ctrl->wincon0 + |
| 244 | EXYNOS_WINCON(win_id)); |
| 245 | cfg &= EXYNOS_WINCON_ENWIN_DISABLE; |
| 246 | writel(cfg, (unsigned int)&fimd_ctrl->wincon0 + |
| 247 | EXYNOS_WINCON(win_id)); |
| 248 | |
| 249 | cfg = readl(&fimd_ctrl->winshmap); |
| 250 | cfg &= ~EXYNOS_WINSHMAP_CH_DISABLE(win_id); |
| 251 | writel(cfg, &fimd_ctrl->winshmap); |
| 252 | } |
| 253 | |
Ajay Kumar | e24c502 | 2014-09-05 16:53:33 +0530 | [diff] [blame] | 254 | /* |
| 255 | * The reset value for FIMD SYSMMU register MMU_CTRL is 3 |
| 256 | * on Exynos5420 and newer versions. |
| 257 | * This means FIMD SYSMMU is on by default on Exynos5420 |
| 258 | * and newer versions. |
| 259 | * Since in u-boot we don't use SYSMMU, we should disable |
| 260 | * those FIMD SYSMMU. |
| 261 | * Note that there are 2 SYSMMU for FIMD: m0 and m1. |
| 262 | * m0 handles windows 0 and 4, and m1 handles windows 1, 2 and 3. |
| 263 | * We disable both of them here. |
| 264 | */ |
| 265 | void exynos_fimd_disable_sysmmu(void) |
| 266 | { |
| 267 | u32 *sysmmufimd; |
| 268 | unsigned int node; |
| 269 | int node_list[2]; |
| 270 | int count; |
| 271 | int i; |
| 272 | |
| 273 | count = fdtdec_find_aliases_for_id(gd->fdt_blob, "fimd", |
| 274 | COMPAT_SAMSUNG_EXYNOS_SYSMMU, node_list, 2); |
| 275 | for (i = 0; i < count; i++) { |
| 276 | node = node_list[i]; |
| 277 | if (node <= 0) { |
| 278 | debug("Can't get device node for fimd sysmmu\n"); |
| 279 | return; |
| 280 | } |
| 281 | |
| 282 | sysmmufimd = (u32 *)fdtdec_get_addr(gd->fdt_blob, node, "reg"); |
| 283 | if (!sysmmufimd) { |
| 284 | debug("Can't get base address for sysmmu fimdm0"); |
| 285 | return; |
| 286 | } |
| 287 | |
| 288 | writel(0x0, sysmmufimd); |
| 289 | } |
| 290 | } |
Donghwa Lee | 64b45d9 | 2012-07-26 15:30:49 +0000 | [diff] [blame] | 291 | |
Simon Glass | 6d27559 | 2016-02-21 21:08:40 -0700 | [diff] [blame^] | 292 | void exynos_fimd_lcd_init(struct vidinfo *vid) |
Donghwa Lee | 0112fed | 2012-04-05 19:36:17 +0000 | [diff] [blame] | 293 | { |
| 294 | unsigned int cfg = 0, rgb_mode; |
Donghwa Lee | 64b45d9 | 2012-07-26 15:30:49 +0000 | [diff] [blame] | 295 | unsigned int offset; |
Ajay Kumar | ebbace3 | 2013-02-21 23:53:01 +0000 | [diff] [blame] | 296 | unsigned int node; |
| 297 | |
| 298 | node = fdtdec_next_compatible(gd->fdt_blob, |
| 299 | 0, COMPAT_SAMSUNG_EXYNOS_FIMD); |
| 300 | if (node <= 0) |
| 301 | debug("exynos_fb: Can't get device node for fimd\n"); |
| 302 | |
| 303 | fimd_ctrl = (struct exynos_fb *)fdtdec_get_addr(gd->fdt_blob, |
| 304 | node, "reg"); |
| 305 | if (fimd_ctrl == NULL) |
| 306 | debug("Can't get the FIMD base address\n"); |
Ajay Kumar | e24c502 | 2014-09-05 16:53:33 +0530 | [diff] [blame] | 307 | |
| 308 | if (fdtdec_get_bool(gd->fdt_blob, node, "samsung,disable-sysmmu")) |
| 309 | exynos_fimd_disable_sysmmu(); |
| 310 | |
Donghwa Lee | 64b45d9 | 2012-07-26 15:30:49 +0000 | [diff] [blame] | 311 | offset = exynos_fimd_get_base_offset(); |
Donghwa Lee | 0112fed | 2012-04-05 19:36:17 +0000 | [diff] [blame] | 312 | |
| 313 | /* store panel info to global variable */ |
| 314 | pvid = vid; |
| 315 | |
Donghwa Lee | 37980dd | 2012-05-09 19:23:46 +0000 | [diff] [blame] | 316 | rgb_mode = vid->rgb_mode; |
Donghwa Lee | 0112fed | 2012-04-05 19:36:17 +0000 | [diff] [blame] | 317 | |
| 318 | if (vid->interface_mode == FIMD_RGB_INTERFACE) { |
| 319 | cfg |= EXYNOS_VIDCON0_VIDOUT_RGB; |
| 320 | writel(cfg, &fimd_ctrl->vidcon0); |
| 321 | |
| 322 | cfg = readl(&fimd_ctrl->vidcon2); |
| 323 | cfg &= ~(EXYNOS_VIDCON2_WB_MASK | |
| 324 | EXYNOS_VIDCON2_TVFORMATSEL_MASK | |
| 325 | EXYNOS_VIDCON2_TVFORMATSEL_YUV_MASK); |
| 326 | cfg |= EXYNOS_VIDCON2_WB_DISABLE; |
| 327 | writel(cfg, &fimd_ctrl->vidcon2); |
| 328 | |
| 329 | /* set polarity */ |
| 330 | cfg = 0; |
| 331 | if (!pvid->vl_clkp) |
| 332 | cfg |= EXYNOS_VIDCON1_IVCLK_RISING_EDGE; |
| 333 | if (!pvid->vl_hsp) |
| 334 | cfg |= EXYNOS_VIDCON1_IHSYNC_INVERT; |
| 335 | if (!pvid->vl_vsp) |
| 336 | cfg |= EXYNOS_VIDCON1_IVSYNC_INVERT; |
| 337 | if (!pvid->vl_dp) |
| 338 | cfg |= EXYNOS_VIDCON1_IVDEN_INVERT; |
| 339 | |
Donghwa Lee | 64b45d9 | 2012-07-26 15:30:49 +0000 | [diff] [blame] | 340 | writel(cfg, (unsigned int)&fimd_ctrl->vidcon1 + offset); |
Donghwa Lee | 0112fed | 2012-04-05 19:36:17 +0000 | [diff] [blame] | 341 | |
| 342 | /* set timing */ |
| 343 | cfg = EXYNOS_VIDTCON0_VFPD(pvid->vl_vfpd - 1); |
| 344 | cfg |= EXYNOS_VIDTCON0_VBPD(pvid->vl_vbpd - 1); |
| 345 | cfg |= EXYNOS_VIDTCON0_VSPW(pvid->vl_vspw - 1); |
Donghwa Lee | 64b45d9 | 2012-07-26 15:30:49 +0000 | [diff] [blame] | 346 | writel(cfg, (unsigned int)&fimd_ctrl->vidtcon0 + offset); |
Donghwa Lee | 0112fed | 2012-04-05 19:36:17 +0000 | [diff] [blame] | 347 | |
| 348 | cfg = EXYNOS_VIDTCON1_HFPD(pvid->vl_hfpd - 1); |
| 349 | cfg |= EXYNOS_VIDTCON1_HBPD(pvid->vl_hbpd - 1); |
| 350 | cfg |= EXYNOS_VIDTCON1_HSPW(pvid->vl_hspw - 1); |
| 351 | |
Donghwa Lee | 64b45d9 | 2012-07-26 15:30:49 +0000 | [diff] [blame] | 352 | writel(cfg, (unsigned int)&fimd_ctrl->vidtcon1 + offset); |
Donghwa Lee | 0112fed | 2012-04-05 19:36:17 +0000 | [diff] [blame] | 353 | |
| 354 | /* set lcd size */ |
Donghwa Lee | 64b45d9 | 2012-07-26 15:30:49 +0000 | [diff] [blame] | 355 | cfg = EXYNOS_VIDTCON2_HOZVAL(pvid->vl_col - 1) | |
| 356 | EXYNOS_VIDTCON2_LINEVAL(pvid->vl_row - 1) | |
| 357 | EXYNOS_VIDTCON2_HOZVAL_E(pvid->vl_col - 1) | |
| 358 | EXYNOS_VIDTCON2_LINEVAL_E(pvid->vl_row - 1); |
Donghwa Lee | 0112fed | 2012-04-05 19:36:17 +0000 | [diff] [blame] | 359 | |
Donghwa Lee | 64b45d9 | 2012-07-26 15:30:49 +0000 | [diff] [blame] | 360 | writel(cfg, (unsigned int)&fimd_ctrl->vidtcon2 + offset); |
Donghwa Lee | 0112fed | 2012-04-05 19:36:17 +0000 | [diff] [blame] | 361 | } |
| 362 | |
| 363 | /* set display mode */ |
| 364 | cfg = readl(&fimd_ctrl->vidcon0); |
| 365 | cfg &= ~EXYNOS_VIDCON0_PNRMODE_MASK; |
| 366 | cfg |= (rgb_mode << EXYNOS_VIDCON0_PNRMODE_SHIFT); |
| 367 | writel(cfg, &fimd_ctrl->vidcon0); |
| 368 | |
| 369 | /* set par */ |
| 370 | exynos_fimd_set_par(pvid->win_id); |
| 371 | |
| 372 | /* set memory address */ |
| 373 | exynos_fimd_set_buffer_address(pvid->win_id); |
| 374 | |
| 375 | /* set buffer size */ |
Donghwa Lee | 64b45d9 | 2012-07-26 15:30:49 +0000 | [diff] [blame] | 376 | cfg = EXYNOS_VIDADDR_PAGEWIDTH(pvid->vl_col * NBITS(pvid->vl_bpix) / 8) | |
| 377 | EXYNOS_VIDADDR_PAGEWIDTH_E(pvid->vl_col * NBITS(pvid->vl_bpix) / 8) | |
| 378 | EXYNOS_VIDADDR_OFFSIZE(0) | |
| 379 | EXYNOS_VIDADDR_OFFSIZE_E(0); |
| 380 | |
Donghwa Lee | 0112fed | 2012-04-05 19:36:17 +0000 | [diff] [blame] | 381 | writel(cfg, (unsigned int)&fimd_ctrl->vidw00add2 + |
| 382 | EXYNOS_BUFFER_SIZE(pvid->win_id)); |
| 383 | |
| 384 | /* set clock */ |
| 385 | exynos_fimd_set_clock(pvid); |
| 386 | |
| 387 | /* set rgb mode to dual lcd. */ |
| 388 | exynos_fimd_set_dualrgb(pvid->dual_lcd_enabled); |
| 389 | |
| 390 | /* display on */ |
| 391 | exynos_fimd_lcd_on(); |
| 392 | |
| 393 | /* window on */ |
| 394 | exynos_fimd_window_on(pvid->win_id); |
Donghwa Lee | bc72aeb | 2012-07-02 01:16:08 +0000 | [diff] [blame] | 395 | |
| 396 | exynos_fimd_set_dp_clkcon(pvid->dp_enabled); |
Donghwa Lee | 0112fed | 2012-04-05 19:36:17 +0000 | [diff] [blame] | 397 | } |
| 398 | |
| 399 | unsigned long exynos_fimd_calc_fbsize(void) |
| 400 | { |
Donghwa Lee | 2386f45 | 2012-04-23 15:37:05 +0000 | [diff] [blame] | 401 | return pvid->vl_col * pvid->vl_row * (NBITS(pvid->vl_bpix) / 8); |
Donghwa Lee | 0112fed | 2012-04-05 19:36:17 +0000 | [diff] [blame] | 402 | } |