blob: 0289d1b267c627e62e103153c0e970ed9853c2d5 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Joe Hammana7114d02007-12-13 06:45:14 -06002/*
Paul Gortmakerf5c69a52009-09-20 20:36:06 -04003 * Copyright 2007,2009 Wind River Systems <www.windriver.com>
Joe Hammana7114d02007-12-13 06:45:14 -06004 * Copyright 2007 Embedded Specialties, Inc.
5 * Copyright 2004, 2007 Freescale Semiconductor.
Joe Hammana7114d02007-12-13 06:45:14 -06006 */
7
8/*
9 * sbc8548 board configuration file
Paul Gortmakerf5c69a52009-09-20 20:36:06 -040010 * Please refer to doc/README.sbc8548 for more info.
Joe Hammana7114d02007-12-13 06:45:14 -060011 */
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
Paul Gortmakerf5c69a52009-09-20 20:36:06 -040015/*
16 * Top level Makefile configuration choices
17 */
Wolfgang Denkdc25d152010-10-04 19:58:00 +020018#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +000019#define CONFIG_PCI_INDIRECT_BRIDGE
Paul Gortmakerf5c69a52009-09-20 20:36:06 -040020#define CONFIG_PCI1
21#endif
22
Wolfgang Denkdc25d152010-10-04 19:58:00 +020023#ifdef CONFIG_66
Paul Gortmakerf5c69a52009-09-20 20:36:06 -040024#define CONFIG_SYS_CLK_DIV 1
25#endif
26
Wolfgang Denkdc25d152010-10-04 19:58:00 +020027#ifdef CONFIG_33
Paul Gortmakerf5c69a52009-09-20 20:36:06 -040028#define CONFIG_SYS_CLK_DIV 2
29#endif
30
Wolfgang Denkdc25d152010-10-04 19:58:00 +020031#ifdef CONFIG_PCIE
Paul Gortmakerf5c69a52009-09-20 20:36:06 -040032#define CONFIG_PCIE1
33#endif
34
35/*
36 * High Level Configuration Options
37 */
Joe Hammana7114d02007-12-13 06:45:14 -060038
Paul Gortmaker626fa262011-12-30 23:53:08 -050039/*
40 * If you want to boot from the SODIMM flash, instead of the soldered
41 * on flash, set this, and change JP12, SW2:8 accordingly.
42 */
43#undef CONFIG_SYS_ALT_BOOT
44
Joe Hammana7114d02007-12-13 06:45:14 -060045#undef CONFIG_RIO
Paul Gortmaker3bff6422009-09-20 20:36:05 -040046
47#ifdef CONFIG_PCI
48#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
49#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
50#endif
51#ifdef CONFIG_PCIE1
52#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
53#endif
Joe Hammana7114d02007-12-13 06:45:14 -060054
Joe Hammana7114d02007-12-13 06:45:14 -060055#define CONFIG_ENV_OVERWRITE
Joe Hammana7114d02007-12-13 06:45:14 -060056
Joe Hammana7114d02007-12-13 06:45:14 -060057#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
58
Paul Gortmakerf5c69a52009-09-20 20:36:06 -040059/*
60 * Below assumes that CCB:SYSCLK remains unchanged at 6:1 via SW2:[1-4]
61 */
62#ifndef CONFIG_SYS_CLK_DIV
63#define CONFIG_SYS_CLK_DIV 1 /* 2, if 33MHz PCI card installed */
64#endif
65#define CONFIG_SYS_CLK_FREQ (66000000 / CONFIG_SYS_CLK_DIV)
Joe Hammana7114d02007-12-13 06:45:14 -060066
67/*
68 * These can be toggled for performance analysis, otherwise use default.
69 */
70#define CONFIG_L2_CACHE /* toggle L2 cache */
71#define CONFIG_BTB /* toggle branch predition */
Joe Hammana7114d02007-12-13 06:45:14 -060072
73/*
74 * Only possible on E500 Version 2 or newer cores.
75 */
76#define CONFIG_ENABLE_36BIT_PHYS 1
77
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020078#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
79#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
80#define CONFIG_SYS_MEMTEST_END 0x00400000
Joe Hammana7114d02007-12-13 06:45:14 -060081
Timur Tabid8f341c2011-08-04 18:03:41 -050082#define CONFIG_SYS_CCSRBAR 0xe0000000
83#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Joe Hammana7114d02007-12-13 06:45:14 -060084
Kumar Galaf9902002008-08-26 23:15:28 -050085/* DDR Setup */
Kumar Galaf9902002008-08-26 23:15:28 -050086#undef CONFIG_FSL_DDR_INTERACTIVE
Paul Gortmaker17f91842011-12-30 23:53:10 -050087#undef CONFIG_DDR_ECC /* only for ECC DDR module */
88/*
89 * A hardware errata caused the LBC SDRAM SPD and the DDR2 SPD
90 * to collide, meaning you couldn't reliably read either. So
91 * physically remove the LBC PC100 SDRAM module from the board
Paul Gortmaker2467e762011-12-30 23:53:12 -050092 * before enabling the two SPD options below, or check that you
93 * have the hardware fix on your board via "i2c probe" and looking
94 * for a device at 0x53.
Paul Gortmaker17f91842011-12-30 23:53:10 -050095 */
Kumar Galaf9902002008-08-26 23:15:28 -050096#undef CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
97#undef CONFIG_DDR_SPD
Kumar Galaf9902002008-08-26 23:15:28 -050098
99#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
100#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
101
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200102#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
103#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Galaf9902002008-08-26 23:15:28 -0500104#define CONFIG_VERY_BIG_RAM
105
Kumar Galaf9902002008-08-26 23:15:28 -0500106#define CONFIG_DIMM_SLOTS_PER_CTLR 1
107#define CONFIG_CHIP_SELECTS_PER_CTRL 2
Joe Hammana7114d02007-12-13 06:45:14 -0600108
Paul Gortmaker2467e762011-12-30 23:53:12 -0500109/*
110 * The hardware fix for the I2C address collision puts the DDR
111 * SPD at 0x53, but if we are running on an older board w/o the
112 * fix, it will still be at 0x51. We check 0x53 1st.
113 */
Kumar Galaf9902002008-08-26 23:15:28 -0500114#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Paul Gortmaker2467e762011-12-30 23:53:12 -0500115#define ALT_SPD_EEPROM_ADDRESS 0x53 /* CTLR 0 DIMM 0 */
Joe Hammana7114d02007-12-13 06:45:14 -0600116
117/*
118 * Make sure required options are set
119 */
120#ifndef CONFIG_SPD_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200121 #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
Paul Gortmaker6840d882011-12-30 23:53:11 -0500122 #define CONFIG_SYS_DDR_CONTROL 0xc300c000
Joe Hammana7114d02007-12-13 06:45:14 -0600123#endif
124
125#undef CONFIG_CLOCKS_IN_MHZ
126
127/*
128 * FLASH on the Local Bus
129 * Two banks, one 8MB the other 64MB, using the CFI driver.
Paul Gortmaker626fa262011-12-30 23:53:08 -0500130 * JP12+SW2.8 are used to swap CS0 and CS6, defaults are to have
131 * CS0 the 8MB boot flash, and CS6 the 64MB flash.
Joe Hammana7114d02007-12-13 06:45:14 -0600132 *
Paul Gortmaker626fa262011-12-30 23:53:08 -0500133 * Default:
134 * ec00_0000 efff_ffff 64MB SODIMM
135 * ff80_0000 ffff_ffff 8MB soldered flash
136 *
137 * Alternate:
138 * ef80_0000 efff_ffff 8MB soldered flash
139 * fc00_0000 ffff_ffff 64MB SODIMM
140 *
141 * BR0_8M:
Joe Hammana7114d02007-12-13 06:45:14 -0600142 * Base address 0 = 0xff80_0000 = BR0[0:16] = 1111 1111 1000 0000 0
143 * Port Size = 8 bits = BRx[19:20] = 01
144 * Use GPCM = BRx[24:26] = 000
145 * Valid = BRx[31] = 1
146 *
Paul Gortmaker626fa262011-12-30 23:53:08 -0500147 * BR0_64M:
148 * Base address 0 = 0xfc00_0000 = BR0[0:16] = 1111 1100 0000 0000 0
Joe Hammana7114d02007-12-13 06:45:14 -0600149 * Port Size = 32 bits = BRx[19:20] = 11
Paul Gortmaker626fa262011-12-30 23:53:08 -0500150 *
151 * 0 4 8 12 16 20 24 28
152 * 1111 1111 1000 0000 0000 1000 0000 0001 = ff800801 BR0_8M
153 * 1111 1100 0000 0000 0001 1000 0000 0001 = fc001801 BR0_64M
154 */
155#define CONFIG_SYS_BR0_8M 0xff800801
156#define CONFIG_SYS_BR0_64M 0xfc001801
157
158/*
159 * BR6_8M:
160 * Base address 6 = 0xef80_0000 = BR6[0:16] = 1110 1111 1000 0000 0
161 * Port Size = 8 bits = BRx[19:20] = 01
Joe Hammana7114d02007-12-13 06:45:14 -0600162 * Use GPCM = BRx[24:26] = 000
163 * Valid = BRx[31] = 1
Paul Gortmaker626fa262011-12-30 23:53:08 -0500164
165 * BR6_64M:
166 * Base address 6 = 0xec00_0000 = BR6[0:16] = 1110 1100 0000 0000 0
167 * Port Size = 32 bits = BRx[19:20] = 11
Joe Hammana7114d02007-12-13 06:45:14 -0600168 *
169 * 0 4 8 12 16 20 24 28
Paul Gortmaker626fa262011-12-30 23:53:08 -0500170 * 1110 1111 1000 0000 0000 1000 0000 0001 = ef800801 BR6_8M
171 * 1110 1100 0000 0000 0001 1000 0000 0001 = ec001801 BR6_64M
172 */
173#define CONFIG_SYS_BR6_8M 0xef800801
174#define CONFIG_SYS_BR6_64M 0xec001801
175
176/*
177 * OR0_8M:
Joe Hammana7114d02007-12-13 06:45:14 -0600178 * Addr Mask = 8M = OR1[0:16] = 1111 1111 1000 0000 0
179 * XAM = OR0[17:18] = 11
180 * CSNT = OR0[20] = 1
181 * ACS = half cycle delay = OR0[21:22] = 11
182 * SCY = 6 = OR0[24:27] = 0110
183 * TRLX = use relaxed timing = OR0[29] = 1
184 * EAD = use external address latch delay = OR0[31] = 1
185 *
Paul Gortmaker626fa262011-12-30 23:53:08 -0500186 * OR0_64M:
187 * Addr Mask = 64M = OR1[0:16] = 1111 1100 0000 0000 0
Joe Hammana7114d02007-12-13 06:45:14 -0600188 *
Paul Gortmaker626fa262011-12-30 23:53:08 -0500189 *
190 * 0 4 8 12 16 20 24 28
191 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 OR0_8M
192 * 1111 1100 0000 0000 0110 1110 0110 0101 = fc006e65 OR0_64M
193 */
194#define CONFIG_SYS_OR0_8M 0xff806e65
195#define CONFIG_SYS_OR0_64M 0xfc006e65
196
197/*
198 * OR6_8M:
199 * Addr Mask = 8M = OR6[0:16] = 1111 1111 1000 0000 0
Joe Hammana7114d02007-12-13 06:45:14 -0600200 * XAM = OR6[17:18] = 11
201 * CSNT = OR6[20] = 1
202 * ACS = half cycle delay = OR6[21:22] = 11
203 * SCY = 6 = OR6[24:27] = 0110
204 * TRLX = use relaxed timing = OR6[29] = 1
205 * EAD = use external address latch delay = OR6[31] = 1
206 *
Paul Gortmaker626fa262011-12-30 23:53:08 -0500207 * OR6_64M:
208 * Addr Mask = 64M = OR6[0:16] = 1111 1100 0000 0000 0
209 *
Joe Hammana7114d02007-12-13 06:45:14 -0600210 * 0 4 8 12 16 20 24 28
Paul Gortmaker626fa262011-12-30 23:53:08 -0500211 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 OR6_8M
212 * 1111 1100 0000 0000 0110 1110 0110 0101 = fc006e65 OR6_64M
Joe Hammana7114d02007-12-13 06:45:14 -0600213 */
Paul Gortmaker626fa262011-12-30 23:53:08 -0500214#define CONFIG_SYS_OR6_8M 0xff806e65
215#define CONFIG_SYS_OR6_64M 0xfc006e65
Joe Hammana7114d02007-12-13 06:45:14 -0600216
Paul Gortmaker626fa262011-12-30 23:53:08 -0500217#ifndef CONFIG_SYS_ALT_BOOT /* JP12 in default position */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200218#define CONFIG_SYS_BOOT_BLOCK 0xff800000 /* start of 8MB Flash */
Paul Gortmakera6d378a2011-12-30 23:53:07 -0500219#define CONFIG_SYS_ALT_FLASH 0xec000000 /* 64MB "user" flash */
Paul Gortmaker626fa262011-12-30 23:53:08 -0500220
221#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_BR0_8M
222#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_OR0_8M
Joe Hammana7114d02007-12-13 06:45:14 -0600223
Paul Gortmaker626fa262011-12-30 23:53:08 -0500224#define CONFIG_SYS_BR6_PRELIM CONFIG_SYS_BR6_64M
225#define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_OR6_64M
226#else /* JP12 in alternate position */
227#define CONFIG_SYS_BOOT_BLOCK 0xfc000000 /* start 64MB Flash */
228#define CONFIG_SYS_ALT_FLASH 0xef800000 /* 8MB soldered flash */
Joe Hammana7114d02007-12-13 06:45:14 -0600229
Paul Gortmaker626fa262011-12-30 23:53:08 -0500230#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_BR0_64M
231#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_OR0_64M
Joe Hammana7114d02007-12-13 06:45:14 -0600232
Paul Gortmaker626fa262011-12-30 23:53:08 -0500233#define CONFIG_SYS_BR6_PRELIM CONFIG_SYS_BR6_8M
234#define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_OR6_8M
235#endif
236
237#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_BOOT_BLOCK
Paul Gortmaker62ad0342009-09-18 19:08:41 -0400238#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, \
239 CONFIG_SYS_ALT_FLASH}
240#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
241#define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per device */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200242#undef CONFIG_SYS_FLASH_CHECKSUM
243#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
244#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Joe Hammana7114d02007-12-13 06:45:14 -0600245
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200246#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Joe Hammana7114d02007-12-13 06:45:14 -0600247
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200248#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200249#define CONFIG_SYS_FLASH_CFI
250#define CONFIG_SYS_FLASH_EMPTY_INFO
Joe Hammana7114d02007-12-13 06:45:14 -0600251
252/* CS5 = Local bus peripherals controlled by the EPLD */
253
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200254#define CONFIG_SYS_BR5_PRELIM 0xf8000801
255#define CONFIG_SYS_OR5_PRELIM 0xff006e65
256#define CONFIG_SYS_EPLD_BASE 0xf8000000
257#define CONFIG_SYS_LED_DISP_BASE 0xf8000000
258#define CONFIG_SYS_USER_SWITCHES_BASE 0xf8100000
259#define CONFIG_SYS_BD_REV 0xf8300000
260#define CONFIG_SYS_EEPROM_BASE 0xf8b00000
Joe Hammana7114d02007-12-13 06:45:14 -0600261
262/*
Paul Gortmaker7fa38322009-09-20 20:36:04 -0400263 * SDRAM on the Local Bus (CS3 and CS4)
Paul Gortmaker17f91842011-12-30 23:53:10 -0500264 * Note that most boards have a hardware errata where both the
265 * LBC SDRAM and the DDR2 SDRAM decode at 0x51, making it impossible
266 * to use CONFIG_DDR_SPD unless you physically remove the LBC DIMM.
Paul Gortmaker2467e762011-12-30 23:53:12 -0500267 * A hardware workaround is also available, see README.sbc8548 file.
Joe Hammana7114d02007-12-13 06:45:14 -0600268 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200269#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
Paul Gortmaker7fa38322009-09-20 20:36:04 -0400270#define CONFIG_SYS_LBC_SDRAM_SIZE 128 /* LBC SDRAM is 128MB */
Joe Hammana7114d02007-12-13 06:45:14 -0600271
272/*
Paul Gortmaker7fa38322009-09-20 20:36:04 -0400273 * Base Register 3 and Option Register 3 configure the 1st 1/2 SDRAM.
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200274 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
Joe Hammana7114d02007-12-13 06:45:14 -0600275 *
276 * For BR3, need:
277 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
278 * port-size = 32-bits = BR2[19:20] = 11
279 * no parity checking = BR2[21:22] = 00
280 * SDRAM for MSEL = BR2[24:26] = 011
281 * Valid = BR[31] = 1
282 *
283 * 0 4 8 12 16 20 24 28
284 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
285 *
286 */
287
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200288#define CONFIG_SYS_BR3_PRELIM 0xf0001861
Joe Hammana7114d02007-12-13 06:45:14 -0600289
290/*
Paul Gortmaker7fa38322009-09-20 20:36:04 -0400291 * The SDRAM size in MB, of 1/2 CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Joe Hammana7114d02007-12-13 06:45:14 -0600292 *
293 * For OR3, need:
294 * 64MB mask for AM, OR3[0:7] = 1111 1100
295 * XAM, OR3[17:18] = 11
296 * 10 columns OR3[19-21] = 011
297 * 12 rows OR3[23-25] = 011
298 * EAD set for extra time OR[31] = 0
299 *
300 * 0 4 8 12 16 20 24 28
301 * 1111 1100 0000 0000 0110 1100 1100 0000 = fc006cc0
302 */
303
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200304#define CONFIG_SYS_OR3_PRELIM 0xfc006cc0
Joe Hammana7114d02007-12-13 06:45:14 -0600305
Paul Gortmaker7fa38322009-09-20 20:36:04 -0400306/*
307 * Base Register 4 and Option Register 4 configure the 2nd 1/2 SDRAM.
308 * The base address, (SDRAM_BASE + 1/2*SIZE), is 0xf4000000.
309 *
310 * For BR4, need:
311 * Base address of 0xf4000000 = BR[0:16] = 1111 0100 0000 0000 0
312 * port-size = 32-bits = BR2[19:20] = 11
313 * no parity checking = BR2[21:22] = 00
314 * SDRAM for MSEL = BR2[24:26] = 011
315 * Valid = BR[31] = 1
316 *
317 * 0 4 8 12 16 20 24 28
318 * 1111 0000 0000 0000 0001 1000 0110 0001 = f4001861
319 *
320 */
321
322#define CONFIG_SYS_BR4_PRELIM 0xf4001861
323
324/*
325 * The SDRAM size in MB, of 1/2 CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
326 *
327 * For OR4, need:
328 * 64MB mask for AM, OR3[0:7] = 1111 1100
329 * XAM, OR3[17:18] = 11
330 * 10 columns OR3[19-21] = 011
331 * 12 rows OR3[23-25] = 011
332 * EAD set for extra time OR[31] = 0
333 *
334 * 0 4 8 12 16 20 24 28
335 * 1111 1100 0000 0000 0110 1100 1100 0000 = fc006cc0
336 */
337
338#define CONFIG_SYS_OR4_PRELIM 0xfc006cc0
339
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200340#define CONFIG_SYS_LBC_LCRR 0x00000002 /* LB clock ratio reg */
341#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
342#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
343#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
Joe Hammana7114d02007-12-13 06:45:14 -0600344
345/*
Joe Hammana7114d02007-12-13 06:45:14 -0600346 * Common settings for all Local Bus SDRAM commands.
Joe Hammana7114d02007-12-13 06:45:14 -0600347 */
Kumar Gala727c6a62009-03-26 01:34:38 -0500348#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500349 | LSDMR_BSMA1516 \
350 | LSDMR_PRETOACT3 \
351 | LSDMR_ACTTORW3 \
352 | LSDMR_BUFCMD \
Kumar Gala727c6a62009-03-26 01:34:38 -0500353 | LSDMR_BL8 \
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500354 | LSDMR_WRC2 \
Kumar Gala727c6a62009-03-26 01:34:38 -0500355 | LSDMR_CL3 \
Joe Hammana7114d02007-12-13 06:45:14 -0600356 )
357
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500358#define CONFIG_SYS_LBC_LSDMR_PCHALL \
359 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
360#define CONFIG_SYS_LBC_LSDMR_ARFRSH \
361 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
362#define CONFIG_SYS_LBC_LSDMR_MRW \
363 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
364#define CONFIG_SYS_LBC_LSDMR_RFEN \
365 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_RFEN)
366
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200367#define CONFIG_SYS_INIT_RAM_LOCK 1
368#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200369#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Joe Hammana7114d02007-12-13 06:45:14 -0600370
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200371#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 /* relocate boot L2SRAM */
Joe Hammana7114d02007-12-13 06:45:14 -0600372
Wolfgang Denk0191e472010-10-26 14:34:52 +0200373#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200374#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Joe Hammana7114d02007-12-13 06:45:14 -0600375
Paul Gortmaker46b47652009-09-25 11:14:11 -0400376/*
377 * For soldered on flash, (128kB/sector) we use 2 sectors for u-boot and
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200378 * one for env+bootpg (CONFIG_SYS_TEXT_BASE=0xfffa_0000, 384kB total). For SODIMM
Paul Gortmaker46b47652009-09-25 11:14:11 -0400379 * flash (512kB/sector) we use 1 sector for u-boot, and one for env+bootpg
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200380 * (CONFIG_SYS_TEXT_BASE=0xfff0_0000, 1MB total). This dynamically sets the right
Paul Gortmaker46b47652009-09-25 11:14:11 -0400381 * thing for MONITOR_LEN in both cases.
382 */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200383#define CONFIG_SYS_MONITOR_LEN (~CONFIG_SYS_TEXT_BASE + 1)
Paul Gortmaker626fa262011-12-30 23:53:08 -0500384#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Joe Hammana7114d02007-12-13 06:45:14 -0600385
386/* Serial Port */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200387#define CONFIG_SYS_NS16550_SERIAL
388#define CONFIG_SYS_NS16550_REG_SIZE 1
Paul Gortmakerf5c69a52009-09-20 20:36:06 -0400389#define CONFIG_SYS_NS16550_CLK (400000000 / CONFIG_SYS_CLK_DIV)
Joe Hammana7114d02007-12-13 06:45:14 -0600390
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200391#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hammana7114d02007-12-13 06:45:14 -0600392 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
393
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200394#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
395#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Joe Hammana7114d02007-12-13 06:45:14 -0600396
Joe Hammana7114d02007-12-13 06:45:14 -0600397/*
398 * I2C
399 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200400#define CONFIG_SYS_I2C
401#define CONFIG_SYS_I2C_FSL
402#define CONFIG_SYS_FSL_I2C_SPEED 400000
403#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
404#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200405#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
Joe Hammana7114d02007-12-13 06:45:14 -0600406
407/*
408 * General PCI
409 * Memory space is mapped 1-1, but I/O space must start from 0.
410 */
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400411#define CONFIG_SYS_PCI_VIRT 0x80000000 /* 1G PCI TLB */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200412#define CONFIG_SYS_PCI_PHYS 0x80000000 /* 1G PCI TLB */
Joe Hammana7114d02007-12-13 06:45:14 -0600413
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400414#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
415#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
416#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200417#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400418#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
419#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
420#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
421#define CONFIG_SYS_PCI1_IO_SIZE 0x00800000 /* 8M */
Joe Hammana7114d02007-12-13 06:45:14 -0600422
423#ifdef CONFIG_PCIE1
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400424#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
425#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
426#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200427#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400428#define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000
429#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
430#define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000
431#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */
Joe Hammana7114d02007-12-13 06:45:14 -0600432#endif
433
434#ifdef CONFIG_RIO
435/*
436 * RapidIO MMU
437 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200438#define CONFIG_SYS_RIO_MEM_BASE 0xC0000000
439#define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 512M */
Joe Hammana7114d02007-12-13 06:45:14 -0600440#endif
441
Joe Hammana7114d02007-12-13 06:45:14 -0600442#if defined(CONFIG_PCI)
Joe Hammana7114d02007-12-13 06:45:14 -0600443#undef CONFIG_EEPRO100
444#undef CONFIG_TULIP
445
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400446#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Joe Hammana7114d02007-12-13 06:45:14 -0600447
Joe Hammana7114d02007-12-13 06:45:14 -0600448#endif /* CONFIG_PCI */
449
Joe Hammana7114d02007-12-13 06:45:14 -0600450#if defined(CONFIG_TSEC_ENET)
451
Joe Hammana7114d02007-12-13 06:45:14 -0600452#define CONFIG_MII 1 /* MII PHY management */
453#define CONFIG_TSEC1 1
454#define CONFIG_TSEC1_NAME "eTSEC0"
455#define CONFIG_TSEC2 1
456#define CONFIG_TSEC2_NAME "eTSEC1"
Joe Hammana7114d02007-12-13 06:45:14 -0600457#undef CONFIG_MPC85XX_FEC
458
Paul Gortmaker2a03a052008-12-11 15:47:50 -0500459#define TSEC1_PHY_ADDR 0x19
460#define TSEC2_PHY_ADDR 0x1a
Joe Hammana7114d02007-12-13 06:45:14 -0600461
462#define TSEC1_PHYIDX 0
463#define TSEC2_PHYIDX 0
Paul Gortmakerc9af6522008-12-11 15:47:49 -0500464
Joe Hammana7114d02007-12-13 06:45:14 -0600465#define TSEC1_FLAGS TSEC_GIGABIT
466#define TSEC2_FLAGS TSEC_GIGABIT
Joe Hammana7114d02007-12-13 06:45:14 -0600467
468/* Options are: eTSEC[0-3] */
469#define CONFIG_ETHPRIME "eTSEC0"
Joe Hammana7114d02007-12-13 06:45:14 -0600470#endif /* CONFIG_TSEC_ENET */
471
472/*
473 * Environment
474 */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200475#define CONFIG_ENV_SIZE 0x2000
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200476#if CONFIG_SYS_TEXT_BASE == 0xfff00000 /* Boot from 64MB SODIMM */
Paul Gortmaker46b47652009-09-25 11:14:11 -0400477#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x80000)
478#define CONFIG_ENV_SECT_SIZE 0x80000 /* 512K(one sector) for env */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200479#elif CONFIG_SYS_TEXT_BASE == 0xfffa0000 /* Boot from 8MB soldered flash */
Paul Gortmaker46b47652009-09-25 11:14:11 -0400480#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
481#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
482#else
483#warning undefined environment size/location.
484#endif
Joe Hammana7114d02007-12-13 06:45:14 -0600485
486#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200487#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Joe Hammana7114d02007-12-13 06:45:14 -0600488
489/*
490 * BOOTP options
491 */
492#define CONFIG_BOOTP_BOOTFILESIZE
Joe Hammana7114d02007-12-13 06:45:14 -0600493
Joe Hammana7114d02007-12-13 06:45:14 -0600494#undef CONFIG_WATCHDOG /* watchdog disabled */
495
496/*
497 * Miscellaneous configurable options
498 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200499#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Joe Hammana7114d02007-12-13 06:45:14 -0600500
501/*
502 * For booting Linux, the board info and command line data
503 * have to be in the first 8 MB of memory, since this is
504 * the maximum mapped by the Linux kernel during initialization.
505 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200506#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
Joe Hammana7114d02007-12-13 06:45:14 -0600507
Joe Hammana7114d02007-12-13 06:45:14 -0600508#if defined(CONFIG_CMD_KGDB)
509#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Joe Hammana7114d02007-12-13 06:45:14 -0600510#endif
511
512/*
513 * Environment Configuration
514 */
Joe Hammana7114d02007-12-13 06:45:14 -0600515#if defined(CONFIG_TSEC_ENET)
516#define CONFIG_HAS_ETH0
Joe Hammana7114d02007-12-13 06:45:14 -0600517#define CONFIG_HAS_ETH1
Joe Hammana7114d02007-12-13 06:45:14 -0600518#endif
519
520#define CONFIG_IPADDR 192.168.0.55
521
Mario Six790d8442018-03-28 14:38:20 +0200522#define CONFIG_HOSTNAME "sbc8548"
Joe Hershberger257ff782011-10-13 13:03:47 +0000523#define CONFIG_ROOTPATH "/opt/eldk/ppc_85xx"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000524#define CONFIG_BOOTFILE "/uImage"
Joe Hammana7114d02007-12-13 06:45:14 -0600525#define CONFIG_UBOOTPATH /u-boot.bin /* TFTP server */
526
527#define CONFIG_SERVERIP 192.168.0.2
528#define CONFIG_GATEWAYIP 192.168.0.1
529#define CONFIG_NETMASK 255.255.255.0
530
531#define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
532
Joe Hammana7114d02007-12-13 06:45:14 -0600533#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200534"netdev=eth0\0" \
535"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
536"tftpflash=tftpboot $loadaddr $uboot; " \
537 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
538 "erase " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
539 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize; " \
540 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
541 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
542"consoledev=ttyS0\0" \
543"ramdiskaddr=2000000\0" \
544"ramdiskfile=uRamdisk\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500545"fdtaddr=1e00000\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200546"fdtfile=sbc8548.dtb\0"
Joe Hammana7114d02007-12-13 06:45:14 -0600547
548#define CONFIG_NFSBOOTCOMMAND \
549 "setenv bootargs root=/dev/nfs rw " \
550 "nfsroot=$serverip:$rootpath " \
551 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
552 "console=$consoledev,$baudrate $othbootargs;" \
553 "tftp $loadaddr $bootfile;" \
554 "tftp $fdtaddr $fdtfile;" \
555 "bootm $loadaddr - $fdtaddr"
556
Joe Hammana7114d02007-12-13 06:45:14 -0600557#define CONFIG_RAMBOOTCOMMAND \
558 "setenv bootargs root=/dev/ram rw " \
559 "console=$consoledev,$baudrate $othbootargs;" \
560 "tftp $ramdiskaddr $ramdiskfile;" \
561 "tftp $loadaddr $bootfile;" \
562 "tftp $fdtaddr $fdtfile;" \
563 "bootm $loadaddr $ramdiskaddr $fdtaddr"
564
565#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
566
567#endif /* __CONFIG_H */