blob: 8472b52e0a4be2da2459e3d97bc96355c74bf019 [file] [log] [blame]
Pavel Machek5e2d70a2014-09-08 14:08:45 +02001/*
2 * Copyright (C) 2012 Altera Corporation <www.altera.com>
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
Dinh Nguyenf593acd2015-12-03 16:05:59 -06006#ifndef __CONFIG_SOCFPGA_COMMON_H__
7#define __CONFIG_SOCFPGA_COMMON_H__
Pavel Machek5e2d70a2014-09-08 14:08:45 +02008
Pavel Machek5e2d70a2014-09-08 14:08:45 +02009/* Virtual target or real hardware */
10#undef CONFIG_SOCFPGA_VIRTUAL_TARGET
11
Pavel Machek5e2d70a2014-09-08 14:08:45 +020012/*
13 * High level configuration
14 */
Marek Vasut7d6dc602014-12-30 21:29:35 +010015#define CONFIG_DISPLAY_BOARDINFO_LATE
Pavel Machek5e2d70a2014-09-08 14:08:45 +020016#define CONFIG_CLOCKS
17
Marek Vasut375d0482015-07-09 03:41:53 +020018#define CONFIG_CRC32_VERIFY
19
Pavel Machek5e2d70a2014-09-08 14:08:45 +020020#define CONFIG_SYS_BOOTMAPSZ (64 * 1024 * 1024)
21
22#define CONFIG_TIMESTAMP /* Print image info with timestamp */
23
Marek Vasut621ea082016-02-11 13:59:46 +010024/* add target to build it automatically upon "make" */
25#define CONFIG_BUILD_TARGET "u-boot-with-spl.sfp"
26
Pavel Machek5e2d70a2014-09-08 14:08:45 +020027/*
28 * Memory configurations
29 */
30#define CONFIG_NR_DRAM_BANKS 1
31#define PHYS_SDRAM_1 0x0
Marek Vasut40f1d6b2014-11-04 04:25:09 +010032#define CONFIG_SYS_MALLOC_LEN (64 * 1024 * 1024)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020033#define CONFIG_SYS_MEMTEST_START PHYS_SDRAM_1
34#define CONFIG_SYS_MEMTEST_END PHYS_SDRAM_1_SIZE
35
36#define CONFIG_SYS_INIT_RAM_ADDR 0xFFFF0000
Marek Vasutffb8e7f2015-07-12 15:23:28 +020037#define CONFIG_SYS_INIT_RAM_SIZE 0x10000
38#define CONFIG_SYS_INIT_SP_OFFSET \
39 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
40#define CONFIG_SYS_INIT_SP_ADDR \
41 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020042
43#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
44#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
45#define CONFIG_SYS_TEXT_BASE 0x08000040
46#else
47#define CONFIG_SYS_TEXT_BASE 0x01000040
48#endif
49
50/*
51 * U-Boot general configurations
52 */
53#define CONFIG_SYS_LONGHELP
54#define CONFIG_SYS_CBSIZE 1024 /* Console I/O buffer size */
55#define CONFIG_SYS_PBSIZE \
56 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
57 /* Print buffer size */
58#define CONFIG_SYS_MAXARGS 32 /* Max number of command args */
59#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
60 /* Boot argument buffer size */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020061#define CONFIG_AUTO_COMPLETE /* Command auto complete */
62#define CONFIG_CMDLINE_EDITING /* Command history etc */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020063
Marek Vasut4a065842015-12-05 20:08:21 +010064#ifndef CONFIG_SYS_HOSTNAME
65#define CONFIG_SYS_HOSTNAME CONFIG_SYS_BOARD
66#endif
67
Pavel Machek5e2d70a2014-09-08 14:08:45 +020068/*
69 * Cache
70 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020071#define CONFIG_SYS_L2_PL310
72#define CONFIG_SYS_PL310_BASE SOCFPGA_MPUL2_ADDRESS
73
74/*
Dinh Nguyen06e36ea2015-06-02 22:52:50 -050075 * SDRAM controller
76 */
77#define CONFIG_ALTERA_SDRAM
78
79/*
Marek Vasutccc5c242014-09-27 01:18:29 +020080 * EPCS/EPCQx1 Serial Flash Controller
81 */
82#ifdef CONFIG_ALTERA_SPI
Marek Vasutccc5c242014-09-27 01:18:29 +020083#define CONFIG_SF_DEFAULT_SPEED 30000000
Marek Vasutccc5c242014-09-27 01:18:29 +020084/*
85 * The base address is configurable in QSys, each board must specify the
86 * base address based on it's particular FPGA configuration. Please note
87 * that the address here is incremented by 0x400 from the Base address
88 * selected in QSys, since the SPI registers are at offset +0x400.
89 * #define CONFIG_SYS_SPI_BASE 0xff240400
90 */
91#endif
92
93/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +020094 * Ethernet on SoC (EMAC)
95 */
96#if defined(CONFIG_CMD_NET) && !defined(CONFIG_SOCFPGA_VIRTUAL_TARGET)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020097#define CONFIG_DW_ALTDESCRIPTOR
98#define CONFIG_MII
99#define CONFIG_AUTONEG_TIMEOUT (15 * CONFIG_SYS_HZ)
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200100#define CONFIG_PHY_GIGE
101#endif
102
103/*
104 * FPGA Driver
105 */
106#ifdef CONFIG_CMD_FPGA
107#define CONFIG_FPGA
108#define CONFIG_FPGA_ALTERA
109#define CONFIG_FPGA_SOCFPGA
110#define CONFIG_FPGA_COUNT 1
111#endif
112
113/*
114 * L4 OSC1 Timer 0
115 */
116/* This timer uses eosc1, whose clock frequency is fixed at any condition. */
117#define CONFIG_SYS_TIMERBASE SOCFPGA_OSC1TIMER0_ADDRESS
118#define CONFIG_SYS_TIMER_COUNTS_DOWN
119#define CONFIG_SYS_TIMER_COUNTER (CONFIG_SYS_TIMERBASE + 0x4)
120#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
121#define CONFIG_SYS_TIMER_RATE 2400000
122#else
123#define CONFIG_SYS_TIMER_RATE 25000000
124#endif
125
126/*
127 * L4 Watchdog
128 */
129#ifdef CONFIG_HW_WATCHDOG
130#define CONFIG_DESIGNWARE_WATCHDOG
131#define CONFIG_DW_WDT_BASE SOCFPGA_L4WD0_ADDRESS
132#define CONFIG_DW_WDT_CLOCK_KHZ 25000
Stefan Roese3bfb5912014-12-19 13:49:10 +0100133#define CONFIG_HW_WATCHDOG_TIMEOUT_MS 30000
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200134#endif
135
136/*
137 * MMC Driver
138 */
139#ifdef CONFIG_CMD_MMC
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200140#define CONFIG_BOUNCE_BUFFER
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200141/* FIXME */
142/* using smaller max blk cnt to avoid flooding the limited stack we have */
143#define CONFIG_SYS_MMC_MAX_BLK_COUNT 256 /* FIXME -- SPL only? */
144#endif
145
Stefan Roese9a468c02014-11-07 12:37:52 +0100146/*
Marek Vasut7e442d92015-12-20 04:00:46 +0100147 * NAND Support
148 */
149#ifdef CONFIG_NAND_DENALI
150#define CONFIG_SYS_MAX_NAND_DEVICE 1
151#define CONFIG_SYS_NAND_MAX_CHIPS 1
152#define CONFIG_SYS_NAND_ONFI_DETECTION
153#define CONFIG_NAND_DENALI_ECC_SIZE 512
154#define CONFIG_SYS_NAND_REGS_BASE SOCFPGA_NANDREGS_ADDRESS
155#define CONFIG_SYS_NAND_DATA_BASE SOCFPGA_NANDDATA_ADDRESS
156#define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_DATA_BASE + 0x10)
157#endif
158
159/*
Stefan Roese623a5412014-10-30 09:33:13 +0100160 * I2C support
161 */
162#define CONFIG_SYS_I2C
Stefan Roese623a5412014-10-30 09:33:13 +0100163#define CONFIG_SYS_I2C_BUS_MAX 4
164#define CONFIG_SYS_I2C_BASE SOCFPGA_I2C0_ADDRESS
165#define CONFIG_SYS_I2C_BASE1 SOCFPGA_I2C1_ADDRESS
166#define CONFIG_SYS_I2C_BASE2 SOCFPGA_I2C2_ADDRESS
167#define CONFIG_SYS_I2C_BASE3 SOCFPGA_I2C3_ADDRESS
168/* Using standard mode which the speed up to 100Kb/s */
169#define CONFIG_SYS_I2C_SPEED 100000
170#define CONFIG_SYS_I2C_SPEED1 100000
171#define CONFIG_SYS_I2C_SPEED2 100000
172#define CONFIG_SYS_I2C_SPEED3 100000
173/* Address of device when used as slave */
174#define CONFIG_SYS_I2C_SLAVE 0x02
175#define CONFIG_SYS_I2C_SLAVE1 0x02
176#define CONFIG_SYS_I2C_SLAVE2 0x02
177#define CONFIG_SYS_I2C_SLAVE3 0x02
178#ifndef __ASSEMBLY__
179/* Clock supplied to I2C controller in unit of MHz */
180unsigned int cm_get_l4_sp_clk_hz(void);
181#define IC_CLK (cm_get_l4_sp_clk_hz() / 1000000)
182#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200183
184/*
Stefan Roese9a468c02014-11-07 12:37:52 +0100185 * QSPI support
186 */
Stefan Roese9a468c02014-11-07 12:37:52 +0100187/* Enable multiple SPI NOR flash manufacturers */
Marek Vasutddcd2bf2015-07-21 16:17:39 +0200188#ifndef CONFIG_SPL_BUILD
Stefan Roese9a468c02014-11-07 12:37:52 +0100189#define CONFIG_SPI_FLASH_MTD
Marek Vasut46378db2015-07-24 06:15:14 +0200190#define CONFIG_CMD_MTDPARTS
191#define CONFIG_MTD_DEVICE
192#define CONFIG_MTD_PARTITIONS
Chin Liang See6f02ac42015-12-21 23:01:51 +0800193#define MTDIDS_DEFAULT "nor0=ff705000.spi.0"
Marek Vasutddcd2bf2015-07-21 16:17:39 +0200194#endif
Stefan Roese9a468c02014-11-07 12:37:52 +0100195/* QSPI reference clock */
196#ifndef __ASSEMBLY__
197unsigned int cm_get_qspi_controller_clk_hz(void);
198#define CONFIG_CQSPI_REF_CLK cm_get_qspi_controller_clk_hz()
199#endif
200#define CONFIG_CQSPI_DECODER 0
Vignesh R4f06bf22016-12-21 10:42:32 +0530201#define CONFIG_BOUNCE_BUFFER
Stefan Roese9a468c02014-11-07 12:37:52 +0100202
Marek Vasutcabc3b42015-08-19 23:23:53 +0200203/*
204 * Designware SPI support
205 */
Stefan Roese8dc115b2014-11-07 13:50:34 +0100206
Stefan Roese9a468c02014-11-07 12:37:52 +0100207/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200208 * Serial Driver
209 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200210#define CONFIG_SYS_NS16550_SERIAL
211#define CONFIG_SYS_NS16550_REG_SIZE -4
212#define CONFIG_SYS_NS16550_COM1 SOCFPGA_UART0_ADDRESS
213#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
214#define CONFIG_SYS_NS16550_CLK 1000000
215#else
216#define CONFIG_SYS_NS16550_CLK 100000000
217#endif
218#define CONFIG_CONS_INDEX 1
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200219
220/*
Marek Vasut9f193122014-10-24 23:34:25 +0200221 * USB
222 */
223#ifdef CONFIG_CMD_USB
224#define CONFIG_USB_DWC2
Marek Vasut9f193122014-10-24 23:34:25 +0200225#endif
226
227/*
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100228 * USB Gadget (DFU, UMS)
229 */
230#if defined(CONFIG_CMD_DFU) || defined(CONFIG_CMD_USB_MASS_STORAGE)
Paul Kocialkowski045d6052015-06-12 19:56:58 +0200231#define CONFIG_USB_FUNCTION_MASS_STORAGE
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100232
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100233#define CONFIG_SYS_DFU_DATA_BUF_SIZE (32 * 1024 * 1024)
234#define DFU_DEFAULT_POLL_TIMEOUT 300
235
236/* USB IDs */
Sam Protsenkob706ffd2016-04-13 14:20:30 +0300237#define CONFIG_G_DNL_UMS_VENDOR_NUM 0x0525
238#define CONFIG_G_DNL_UMS_PRODUCT_NUM 0xA4A5
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100239#endif
240
241/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200242 * U-Boot environment
243 */
Stefan Roesec0c00982016-03-03 16:57:38 +0100244#if !defined(CONFIG_ENV_SIZE)
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200245#define CONFIG_ENV_SIZE 4096
Stefan Roesec0c00982016-03-03 16:57:38 +0100246#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200247
Chin Liang Seefb73f6d2015-12-21 21:02:45 +0800248/* Environment for SDMMC boot */
249#if defined(CONFIG_ENV_IS_IN_MMC) && !defined(CONFIG_ENV_OFFSET)
250#define CONFIG_SYS_MMC_ENV_DEV 0 /* device 0 */
251#define CONFIG_ENV_OFFSET 512 /* just after the MBR */
252#endif
253
Chin Liang See713e5b12016-02-24 16:50:22 +0800254/* Environment for QSPI boot */
255#if defined(CONFIG_ENV_IS_IN_SPI_FLASH) && !defined(CONFIG_ENV_OFFSET)
256#define CONFIG_ENV_OFFSET 0x00100000
257#define CONFIG_ENV_SECT_SIZE (64 * 1024)
258#endif
259
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200260/*
Chin Liang See6f02ac42015-12-21 23:01:51 +0800261 * mtd partitioning for serial NOR flash
262 *
263 * device nor0 <ff705000.spi.0>, # parts = 6
264 * #: name size offset mask_flags
265 * 0: u-boot 0x00100000 0x00000000 0
266 * 1: env1 0x00040000 0x00100000 0
267 * 2: env2 0x00040000 0x00140000 0
268 * 3: UBI 0x03e80000 0x00180000 0
269 * 4: boot 0x00e80000 0x00180000 0
270 * 5: rootfs 0x01000000 0x01000000 0
271 *
272 */
273#if defined(CONFIG_CMD_SF) && !defined(MTDPARTS_DEFAULT)
274#define MTDPARTS_DEFAULT "mtdparts=ff705000.spi.0:"\
275 "1m(u-boot)," \
276 "256k(env1)," \
277 "256k(env2)," \
278 "14848k(boot)," \
279 "16m(rootfs)," \
280 "-@1536k(UBI)\0"
281#endif
282
Chin Liang Seed245dfc2015-12-22 15:32:26 +0800283/* UBI and UBIFS support */
284#if defined(CONFIG_CMD_SF) || defined(CONFIG_CMD_NAND)
Chin Liang Seed245dfc2015-12-22 15:32:26 +0800285#define CONFIG_CMD_UBIFS
286#define CONFIG_RBTREE
287#define CONFIG_LZO
288#endif
289
Chin Liang See6f02ac42015-12-21 23:01:51 +0800290/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200291 * SPL
Marek Vasutea0123c2014-10-16 12:25:40 +0200292 *
293 * SRAM Memory layout:
294 *
295 * 0xFFFF_0000 ...... Start of SRAM
296 * 0xFFFF_xxxx ...... Top of stack (grows down)
297 * 0xFFFF_yyyy ...... Malloc area
298 * 0xFFFF_zzzz ...... Global Data
299 * 0xFFFF_FF00 ...... End of SRAM
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200300 */
301#define CONFIG_SPL_FRAMEWORK
Marek Vasutea0123c2014-10-16 12:25:40 +0200302#define CONFIG_SPL_TEXT_BASE CONFIG_SYS_INIT_RAM_ADDR
Dinh Nguyenb44d3fe2015-03-30 17:01:03 -0500303#define CONFIG_SPL_MAX_SIZE (64 * 1024)
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200304
Marek Vasut1029caf2015-07-10 00:04:23 +0200305/* SPL SDMMC boot support */
306#ifdef CONFIG_SPL_MMC_SUPPORT
307#if defined(CONFIG_SPL_FAT_SUPPORT) || defined(CONFIG_SPL_EXT_SUPPORT)
308#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 2
309#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot-dtb.img"
Marek Vasut1029caf2015-07-10 00:04:23 +0200310#endif
311#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200312
Marek Vasutcadf2f92015-07-21 07:50:03 +0200313/* SPL QSPI boot support */
314#ifdef CONFIG_SPL_SPI_SUPPORT
Marek Vasutcadf2f92015-07-21 07:50:03 +0200315#define CONFIG_SPL_SPI_LOAD
316#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x40000
317#endif
318
Marek Vasut7e442d92015-12-20 04:00:46 +0100319/* SPL NAND boot support */
320#ifdef CONFIG_SPL_NAND_SUPPORT
321#define CONFIG_SYS_NAND_USE_FLASH_BBT
322#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
323#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000
324#endif
325
Dinh Nguyen757774a2015-03-30 17:01:12 -0500326/*
327 * Stack setup
328 */
329#define CONFIG_SPL_STACK CONFIG_SYS_INIT_SP_ADDR
330
Dinh Nguyenf593acd2015-12-03 16:05:59 -0600331#endif /* __CONFIG_SOCFPGA_COMMON_H__ */