blob: f04d9b1b2abfa6b840261cdf29a70ef1a9103b09 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
wdenke65527f2004-02-12 00:47:09 +00002/*
3 * Configuation settings for the Motorola MC5282EVB board.
4 *
5 * (C) Copyright 2003 Josef Baumgartner <josef.baumgartner@telex.de>
wdenke65527f2004-02-12 00:47:09 +00006 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
wdenkabf7a7c2003-12-08 01:34:36 +000012#ifndef _CONFIG_M5282EVB_H
13#define _CONFIG_M5282EVB_H
14
wdenke65527f2004-02-12 00:47:09 +000015/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
wdenke65527f2004-02-12 00:47:09 +000019
Tom Rini6a5dccc2022-11-16 13:10:41 -050020#define CFG_SYS_UART_PORT (0)
wdenkabf7a7c2003-12-08 01:34:36 +000021
wdenke65527f2004-02-12 00:47:09 +000022/* Configuration for environment
23 * Environment is embedded in u-boot in the second sector of the flash
24 */
wdenke65527f2004-02-12 00:47:09 +000025
angelo@sysam.it6312a952015-03-29 22:54:16 +020026#define LDS_BOARD_TEXT \
27 . = DEFINED(env_offset) ? env_offset : .; \
Simon Glass547cb402017-08-03 12:21:49 -060028 env/embedded.o(.text*);
angelo@sysam.it6312a952015-03-29 22:54:16 +020029
Tom Rinic9edebe2022-12-04 10:03:50 -050030#define CFG_EXTRA_ENV_SETTINGS \
TsiChungLiew1692b482007-08-15 20:32:06 -050031 "netdev=eth0\0" \
32 "loadaddr=10000\0" \
33 "u-boot=u-boot.bin\0" \
34 "load=tftp ${loadaddr) ${u-boot}\0" \
35 "upd=run load; run prog\0" \
36 "prog=prot off ffe00000 ffe3ffff;" \
37 "era ffe00000 ffe3ffff;" \
38 "cp.b ${loadaddr} ffe00000 ${filesize};"\
39 "save\0" \
40 ""
wdenke65527f2004-02-12 00:47:09 +000041
Tom Rini6a5dccc2022-11-16 13:10:41 -050042#define CFG_SYS_CLK 64000000
wdenke65527f2004-02-12 00:47:09 +000043
TsiChungLiew1692b482007-08-15 20:32:06 -050044/* PLL Configuration: Ext Clock * 6 (see table 9-4 of MCF user manual) */
45
Tom Rini6a5dccc2022-11-16 13:10:41 -050046#define CFG_SYS_MFD 0x02 /* PLL Multiplication Factor Devider */
47#define CFG_SYS_RFD 0x00 /* PLL Reduce Frecuency Devider */
wdenke65527f2004-02-12 00:47:09 +000048
49/*
50 * Low Level Configuration Settings
51 * (address mappings, register initial values, etc.)
52 * You should know what you are doing if you make changes here.
53 */
Tom Rini6a5dccc2022-11-16 13:10:41 -050054#define CFG_SYS_MBAR 0x40000000
wdenke65527f2004-02-12 00:47:09 +000055
wdenke65527f2004-02-12 00:47:09 +000056/*-----------------------------------------------------------------------
57 * Definitions for initial stack pointer and data area (in DPRAM)
58 */
Tom Rini6a5dccc2022-11-16 13:10:41 -050059#define CFG_SYS_INIT_RAM_ADDR 0x20000000
60#define CFG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
wdenke65527f2004-02-12 00:47:09 +000061
62/*-----------------------------------------------------------------------
63 * Start addresses for the final memory configuration
64 * (Set up by the startup code)
Tom Rinibb4dd962022-11-16 13:10:37 -050065 * Please note that CFG_SYS_SDRAM_BASE _must_ start at 0
wdenke65527f2004-02-12 00:47:09 +000066 */
Tom Rinibb4dd962022-11-16 13:10:37 -050067#define CFG_SYS_SDRAM_BASE 0x00000000
68#define CFG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
Tom Rini6a5dccc2022-11-16 13:10:41 -050069#define CFG_SYS_FLASH_BASE CFG_SYS_CS0_BASE
70#define CFG_SYS_INT_FLASH_BASE 0xf0000000
71#define CFG_SYS_INT_FLASH_ENABLE 0x21
wdenke65527f2004-02-12 00:47:09 +000072
wdenke65527f2004-02-12 00:47:09 +000073/*
74 * For booting Linux, the board info and command line data
75 * have to be in the first 8 MB of memory, since this is
76 * the maximum mapped by the Linux kernel during initialization ??
77 */
Tom Rini6a5dccc2022-11-16 13:10:41 -050078#define CFG_SYS_BOOTMAPSZ (CFG_SYS_SDRAM_BASE + (CFG_SYS_SDRAM_SIZE << 20))
wdenke65527f2004-02-12 00:47:09 +000079
80/*-----------------------------------------------------------------------
81 * FLASH organization
82 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020083#ifdef CONFIG_SYS_FLASH_CFI
TsiChungLiew1692b482007-08-15 20:32:06 -050084
Tom Rini6a5dccc2022-11-16 13:10:41 -050085# define CFG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
86# define CFG_SYS_FLASH_BANKS_LIST { CFG_SYS_FLASH_BASE }
TsiChungLiew1692b482007-08-15 20:32:06 -050087#endif
wdenke65527f2004-02-12 00:47:09 +000088
89/*-----------------------------------------------------------------------
90 * Cache Configuration
91 */
wdenke65527f2004-02-12 00:47:09 +000092
Tom Rini6a5dccc2022-11-16 13:10:41 -050093#define ICACHE_STATUS (CFG_SYS_INIT_RAM_ADDR + \
94 CFG_SYS_INIT_RAM_SIZE - 8)
95#define DCACHE_STATUS (CFG_SYS_INIT_RAM_ADDR + \
96 CFG_SYS_INIT_RAM_SIZE - 4)
97#define CFG_SYS_ICACHE_INV (CF_CACR_CINV + CF_CACR_DCM)
98#define CFG_SYS_CACHE_ACR0 (CFG_SYS_SDRAM_BASE | \
Tom Rinibb4dd962022-11-16 13:10:37 -050099 CF_ADDRMASK(CFG_SYS_SDRAM_SIZE) | \
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600100 CF_ACR_EN | CF_ACR_SM_ALL)
Tom Rini6a5dccc2022-11-16 13:10:41 -0500101#define CFG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_DISD | \
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600102 CF_CACR_CEIB | CF_CACR_DBWE | \
103 CF_CACR_EUSP)
104
wdenke65527f2004-02-12 00:47:09 +0000105/*-----------------------------------------------------------------------
106 * Memory bank definitions
107 */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500108#define CFG_SYS_CS0_BASE 0xFFE00000
109#define CFG_SYS_CS0_CTRL 0x00001980
110#define CFG_SYS_CS0_MASK 0x001F0001
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000111
wdenke65527f2004-02-12 00:47:09 +0000112/*-----------------------------------------------------------------------
113 * Port configuration
114 */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500115#define CFG_SYS_PACNT 0x0000000 /* Port A D[31:24] */
116#define CFG_SYS_PADDR 0x0000000
117#define CFG_SYS_PADAT 0x0000000
TsiChungLiew1692b482007-08-15 20:32:06 -0500118
Tom Rini6a5dccc2022-11-16 13:10:41 -0500119#define CFG_SYS_PBCNT 0x0000000 /* Port B D[23:16] */
120#define CFG_SYS_PBDDR 0x0000000
121#define CFG_SYS_PBDAT 0x0000000
wdenkabf7a7c2003-12-08 01:34:36 +0000122
Tom Rini6a5dccc2022-11-16 13:10:41 -0500123#define CFG_SYS_PDCNT 0x0000000 /* Port D D[07:00] */
TsiChungLiew1692b482007-08-15 20:32:06 -0500124
Tom Rini6a5dccc2022-11-16 13:10:41 -0500125#define CFG_SYS_PEHLPAR 0xC0
126#define CFG_SYS_PUAPAR 0x0F /* UA0..UA3 = Uart 0 +1 */
127#define CFG_SYS_DDRUA 0x05
128#define CFG_SYS_PJPAR 0xFF
wdenkabf7a7c2003-12-08 01:34:36 +0000129
Angelo Dureghello49becce2023-02-25 23:25:26 +0100130#define CFG_MCFTMR
131
TsiChungLiew1692b482007-08-15 20:32:06 -0500132#endif /* _CONFIG_M5282EVB_H */