blob: cf68374d1f878f10e20ae530b0badd4fd224176c [file] [log] [blame]
Stefan Roese181e06b2012-05-30 22:59:08 +00001/*
2 * (C) Copyright 2009
3 * Vipin Kumar, STMicroelectronics, <vipin.kumar@st.com>
4 *
Stefan Roese7618ad02015-08-18 09:27:17 +02005 * Copyright (C) 2012, 2015 Stefan Roese <sr@denx.de>
Stefan Roese181e06b2012-05-30 22:59:08 +00006 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
Stefan Roese181e06b2012-05-30 22:59:08 +00008 */
9
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
13/*
14 * High Level Configuration Options
15 * (easy to change)
16 */
17#define CONFIG_SPEAR600 /* SPEAr600 SoC */
18#define CONFIG_X600 /* on X600 board */
19
20#include <asm/arch/hardware.h>
21
22/* Timer, HZ specific defines */
Stefan Roese181e06b2012-05-30 22:59:08 +000023#define CONFIG_SYS_HZ_CLOCK 8300000
24
25#define CONFIG_SYS_TEXT_BASE 0x00800040
26#define CONFIG_SYS_FLASH_BASE 0xf8000000
27/* Reserve 8KiB for SPL */
28#define CONFIG_SPL_PAD_TO 8192 /* decimal for 'dd' */
29#define CONFIG_SYS_SPL_LEN CONFIG_SPL_PAD_TO
30#define CONFIG_SYS_UBOOT_BASE (CONFIG_SYS_FLASH_BASE + \
31 CONFIG_SYS_SPL_LEN)
Stefan Roesea3b29862015-08-18 09:27:20 +020032#define CONFIG_SYS_UBOOT_START CONFIG_SYS_TEXT_BASE
Stefan Roese181e06b2012-05-30 22:59:08 +000033#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
34#define CONFIG_SYS_MONITOR_LEN 0x60000
35
36#define CONFIG_ENV_IS_IN_FLASH
37
38/* Serial Configuration (PL011) */
39#define CONFIG_SYS_SERIAL0 0xD0000000
40#define CONFIG_SYS_SERIAL1 0xD0080000
41#define CONFIG_PL01x_PORTS { (void *)CONFIG_SYS_SERIAL0, \
42 (void *)CONFIG_SYS_SERIAL1 }
43#define CONFIG_PL011_SERIAL
44#define CONFIG_PL011_CLOCK (48 * 1000 * 1000)
45#define CONFIG_CONS_INDEX 0
Stefan Roese181e06b2012-05-30 22:59:08 +000046#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, \
47 57600, 115200 }
48#define CONFIG_SYS_LOADS_BAUD_CHANGE
49
50/* NOR FLASH config options */
51#define CONFIG_ST_SMI
52#define CONFIG_SYS_MAX_FLASH_BANKS 1
53#define CONFIG_SYS_FLASH_BANK_SIZE 0x01000000
54#define CONFIG_SYS_FLASH_ADDR_BASE { CONFIG_SYS_FLASH_BASE }
55#define CONFIG_SYS_MAX_FLASH_SECT 128
56#define CONFIG_SYS_FLASH_EMPTY_INFO
57#define CONFIG_SYS_FLASH_ERASE_TOUT (3 * CONFIG_SYS_HZ)
58#define CONFIG_SYS_FLASH_WRITE_TOUT (3 * CONFIG_SYS_HZ)
59
60/* NAND FLASH config options */
61#define CONFIG_NAND_FSMC
62#define CONFIG_SYS_NAND_SELF_INIT
63#define CONFIG_SYS_MAX_NAND_DEVICE 1
64#define CONFIG_SYS_NAND_BASE CONFIG_FSMC_NAND_BASE
65#define CONFIG_MTD_ECC_SOFT
66#define CONFIG_SYS_FSMC_NAND_8BIT
67#define CONFIG_SYS_NAND_ONFI_DETECTION
Stefan Roese6090ad82015-09-02 11:10:59 +020068#define CONFIG_NAND_ECC_BCH
69#define CONFIG_BCH
Stefan Roese181e06b2012-05-30 22:59:08 +000070
71/* UBI/UBI config options */
72#define CONFIG_MTD_DEVICE
73#define CONFIG_MTD_PARTITIONS
74#define CONFIG_RBTREE
75
76/* Ethernet config options */
77#define CONFIG_MII
Stefan Roese181e06b2012-05-30 22:59:08 +000078#define CONFIG_PHY_RESET_DELAY 10000 /* in usec */
Stefan Roese181e06b2012-05-30 22:59:08 +000079#define CONFIG_PHY_ADDR 0 /* PHY address */
80#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
Stefan Roesefc5ce162016-04-27 09:10:42 +020081#define CONFIG_PHY_MICREL
82#define CONFIG_PHY_MICREL_KSZ9031
Stefan Roese181e06b2012-05-30 22:59:08 +000083
84#define CONFIG_SPEAR_GPIO
85
86/* I2C config options */
Stefan Roeseef6073e2014-10-28 12:12:00 +010087#define CONFIG_SYS_I2C
Alexey Brodkind7e3a0c2014-02-10 12:20:11 +040088#define CONFIG_SYS_I2C_BASE 0xD0200000
Stefan Roese181e06b2012-05-30 22:59:08 +000089#define CONFIG_SYS_I2C_SPEED 400000
90#define CONFIG_SYS_I2C_SLAVE 0x02
91#define CONFIG_I2C_CHIPADDRESS 0x50
92
93#define CONFIG_RTC_M41T62 1
94#define CONFIG_SYS_I2C_RTC_ADDR 0x68
95
96/* FPGA config options */
97#define CONFIG_FPGA
98#define CONFIG_FPGA_XILINX
99#define CONFIG_FPGA_SPARTAN3
100#define CONFIG_FPGA_COUNT 1
101
Stefan Roesea3b29862015-08-18 09:27:20 +0200102/* USB EHCI options */
103#define CONFIG_USB_EHCI
104#define CONFIG_USB_EHCI_SPEAR
Stefan Roesea3b29862015-08-18 09:27:20 +0200105#define CONFIG_USB_MAX_CONTROLLER_COUNT 2
106
Stefan Roese181e06b2012-05-30 22:59:08 +0000107/*
108 * Command support defines
109 */
Stefan Roese181e06b2012-05-30 22:59:08 +0000110#define CONFIG_CMD_DATE
Stefan Roese181e06b2012-05-30 22:59:08 +0000111#define CONFIG_CMD_ENV
Siva Durga Prasad Paladuguadc11de2014-03-14 16:35:38 +0530112#define CONFIG_CMD_FPGA_LOADMK
Stefan Roese181e06b2012-05-30 22:59:08 +0000113#define CONFIG_CMD_MTDPARTS
114#define CONFIG_CMD_NAND
Stefan Roese181e06b2012-05-30 22:59:08 +0000115#define CONFIG_CMD_SAVES
Stefan Roese181e06b2012-05-30 22:59:08 +0000116#define CONFIG_CMD_UBIFS
117#define CONFIG_LZO
118
Stefan Roesea3b29862015-08-18 09:27:20 +0200119/* Filesystem support (for USB key) */
120#define CONFIG_SUPPORT_VFAT
Stefan Roesea3b29862015-08-18 09:27:20 +0200121
Stefan Roese181e06b2012-05-30 22:59:08 +0000122
Stefan Roese181e06b2012-05-30 22:59:08 +0000123/*
124 * U-Boot Environment placing definitions.
125 */
126#define CONFIG_ENV_SECT_SIZE 0x00010000
127#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + \
128 CONFIG_SYS_MONITOR_LEN)
129#define CONFIG_ENV_SIZE 0x02000
130#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + \
131 CONFIG_ENV_SECT_SIZE)
132#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
133
134/* Miscellaneous configurable options */
135#define CONFIG_ARCH_CPU_INIT
Stefan Roese181e06b2012-05-30 22:59:08 +0000136#define CONFIG_BOOT_PARAMS_ADDR 0x00000100
137#define CONFIG_CMDLINE_TAG
Stefan Roese181e06b2012-05-30 22:59:08 +0000138#define CONFIG_SETUP_MEMORY_TAGS
139#define CONFIG_MISC_INIT_R
Stefan Roese181e06b2012-05-30 22:59:08 +0000140#define CONFIG_MX_CYCLIC /* enable mdc/mwc commands */
Stefan Roese181e06b2012-05-30 22:59:08 +0000141
142#define CONFIG_SYS_MEMTEST_START 0x00800000
143#define CONFIG_SYS_MEMTEST_END 0x04000000
Stefan Roesea3b29862015-08-18 09:27:20 +0200144#define CONFIG_SYS_MALLOC_LEN (8 << 20)
Stefan Roese181e06b2012-05-30 22:59:08 +0000145#define CONFIG_SYS_LONGHELP
Stefan Roese181e06b2012-05-30 22:59:08 +0000146#define CONFIG_CMDLINE_EDITING
Stefan Roesea3b29862015-08-18 09:27:20 +0200147#define CONFIG_AUTO_COMPLETE
Stefan Roese181e06b2012-05-30 22:59:08 +0000148#define CONFIG_SYS_CBSIZE 256
149#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
150 sizeof(CONFIG_SYS_PROMPT) + 16)
151#define CONFIG_SYS_MAXARGS 16
152#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
153#define CONFIG_SYS_LOAD_ADDR 0x00800000
Stefan Roese181e06b2012-05-30 22:59:08 +0000154
155/* Use last 2 lwords in internal SRAM for bootcounter */
156#define CONFIG_BOOTCOUNT_LIMIT
Stefan Roese7618ad02015-08-18 09:27:17 +0200157#define CONFIG_SYS_BOOTCOUNT_ADDR (CONFIG_SRAM_BASE + \
158 CONFIG_SRAM_SIZE)
Stefan Roese181e06b2012-05-30 22:59:08 +0000159
160#define CONFIG_HOSTNAME x600
161#define CONFIG_UBI_PART ubi0
162#define CONFIG_UBIFS_VOLUME rootfs
163
Stefan Roese181e06b2012-05-30 22:59:08 +0000164#define MTDIDS_DEFAULT "nand0=nand"
165#define MTDPARTS_DEFAULT "mtdparts=nand:64M(ubi0),64M(ubi1)"
166
167#define CONFIG_EXTRA_ENV_SETTINGS \
168 "u-boot_addr=1000000\0" \
Anatolij Gustschinc9d1bac2014-10-24 20:13:51 +0200169 "u-boot=" __stringify(CONFIG_HOSTNAME) "/u-boot.spr\0" \
Stefan Roese181e06b2012-05-30 22:59:08 +0000170 "load=tftp ${u-boot_addr} ${u-boot}\0" \
Anatolij Gustschinc9d1bac2014-10-24 20:13:51 +0200171 "update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE) \
172 " +${filesize};" \
173 "erase " __stringify(CONFIG_SYS_MONITOR_BASE) " +${filesize};" \
174 "cp.b ${u-boot_addr} " __stringify(CONFIG_SYS_MONITOR_BASE) \
Stefan Roese181e06b2012-05-30 22:59:08 +0000175 " ${filesize};" \
Anatolij Gustschinc9d1bac2014-10-24 20:13:51 +0200176 "protect on " __stringify(CONFIG_SYS_MONITOR_BASE) \
Stefan Roese181e06b2012-05-30 22:59:08 +0000177 " +${filesize}\0" \
178 "upd=run load update\0" \
Anatolij Gustschinc9d1bac2014-10-24 20:13:51 +0200179 "ubifs=" __stringify(CONFIG_HOSTNAME) "/ubifs.img\0" \
180 "part=" __stringify(CONFIG_UBI_PART) "\0" \
181 "vol=" __stringify(CONFIG_UBIFS_VOLUME) "\0" \
Stefan Roese181e06b2012-05-30 22:59:08 +0000182 "load_ubifs=tftp ${kernel_addr} ${ubifs}\0" \
183 "update_ubifs=ubi part ${part};ubi write ${kernel_addr} ${vol}" \
184 " ${filesize}\0" \
185 "upd_ubifs=run load_ubifs update_ubifs\0" \
186 "init_ubifs=nand erase.part ubi0;ubi part ${part};" \
187 "ubi create ${vol} 4000000\0" \
188 "netdev=eth0\0" \
189 "rootpath=/opt/eldk-4.2/arm\0" \
190 "nfsargs=setenv bootargs root=/dev/nfs rw " \
191 "nfsroot=${serverip}:${rootpath}\0" \
192 "ramargs=setenv bootargs root=/dev/ram rw\0" \
193 "boot_part=0\0" \
194 "altbootcmd=if test $boot_part -eq 0;then " \
195 "echo Switching to partition 1!;" \
196 "setenv boot_part 1;" \
197 "else; " \
198 "echo Switching to partition 0!;" \
199 "setenv boot_part 0;" \
200 "fi;" \
201 "saveenv;boot\0" \
202 "ubifsargs=set bootargs ubi.mtd=ubi${boot_part} " \
203 "root=ubi0:rootfs rootfstype=ubifs\0" \
Anatolij Gustschinc9d1bac2014-10-24 20:13:51 +0200204 "kernel=" __stringify(CONFIG_HOSTNAME) "/uImage\0" \
Stefan Roese181e06b2012-05-30 22:59:08 +0000205 "kernel_fs=/boot/uImage \0" \
206 "kernel_addr=1000000\0" \
Anatolij Gustschinc9d1bac2014-10-24 20:13:51 +0200207 "dtb=" __stringify(CONFIG_HOSTNAME) "/" \
208 __stringify(CONFIG_HOSTNAME) ".dtb\0" \
209 "dtb_fs=/boot/" __stringify(CONFIG_HOSTNAME) ".dtb\0" \
Stefan Roese181e06b2012-05-30 22:59:08 +0000210 "dtb_addr=1800000\0" \
211 "load_kernel=tftp ${kernel_addr} ${kernel}\0" \
212 "load_dtb=tftp ${dtb_addr} ${dtb}\0" \
213 "addip=setenv bootargs ${bootargs} " \
214 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
215 ":${hostname}:${netdev}:off panic=1\0" \
216 "addcon=setenv bootargs ${bootargs} console=ttyAMA0," \
217 "${baudrate}\0" \
218 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
219 "net_nfs=run load_dtb load_kernel; " \
220 "run nfsargs addip addcon addmtd addmisc;" \
221 "bootm ${kernel_addr} - ${dtb_addr}\0" \
222 "mtdids=" MTDIDS_DEFAULT "\0" \
223 "mtdparts=" MTDPARTS_DEFAULT "\0" \
224 "nand_ubifs=run ubifs_mount ubifs_load ubifsargs addip" \
225 " addcon addmisc addmtd;" \
226 "bootm ${kernel_addr} - ${dtb_addr}\0" \
Joe Hershberger108458a2012-11-01 16:54:18 +0000227 "ubifs_mount=ubi part ubi${boot_part};ubifsmount ubi:rootfs\0" \
Stefan Roese181e06b2012-05-30 22:59:08 +0000228 "ubifs_load=ubifsload ${kernel_addr} ${kernel_fs};" \
229 "ubifsload ${dtb_addr} ${dtb_fs};\0" \
230 "nand_ubifs=run ubifs_mount ubifs_load ubifsargs addip addcon " \
231 "addmtd addmisc;bootm ${kernel_addr} - ${dtb_addr}\0" \
232 "bootcmd=run nand_ubifs\0" \
233 "\0"
234
Stefan Roese181e06b2012-05-30 22:59:08 +0000235/* Physical Memory Map */
236#define CONFIG_NR_DRAM_BANKS 1
237#define PHYS_SDRAM_1 0x00000000
238#define PHYS_SDRAM_1_MAXSIZE 0x40000000
239
240#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
Stefan Roese7618ad02015-08-18 09:27:17 +0200241#define CONFIG_SRAM_BASE 0xd2800000
242/* Preserve the last 2 lwords for the boot-counter */
243#define CONFIG_SRAM_SIZE ((8 << 10) - 0x8)
244#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SRAM_BASE
245#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SRAM_SIZE
Stefan Roese181e06b2012-05-30 22:59:08 +0000246
247#define CONFIG_SYS_INIT_SP_OFFSET \
248 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
249
250#define CONFIG_SYS_INIT_SP_ADDR \
251 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
252
253/*
254 * SPL related defines
255 */
Stefan Roese7618ad02015-08-18 09:27:17 +0200256#define CONFIG_SPL_TEXT_BASE 0xd2800b00
257#define CONFIG_SPL_MAX_SIZE (CONFIG_SRAM_SIZE - 0xb00)
Stefan Roese181e06b2012-05-30 22:59:08 +0000258#define CONFIG_SPL_START_S_PATH "arch/arm/cpu/arm926ejs/spear"
259#define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/arm926ejs/spear/u-boot-spl.lds"
260
Stefan Roese7618ad02015-08-18 09:27:17 +0200261#define CONFIG_SPL_FRAMEWORK
Stefan Roese181e06b2012-05-30 22:59:08 +0000262
263/*
264 * Please select/define only one of the following
265 * Each definition corresponds to a supported DDR chip.
266 * DDR configuration is based on the following selection
267 */
268#define CONFIG_DDR_MT47H64M16 1
269#define CONFIG_DDR_MT47H32M16 0
270#define CONFIG_DDR_MT47H128M8 0
271
272/*
273 * Synchronous/Asynchronous operation of DDR
274 *
275 * Select CONFIG_DDR_2HCLK for DDR clk = 333MHz, synchronous operation
276 * Select CONFIG_DDR_HCLK for DDR clk = 166MHz, synchronous operation
277 * Select CONFIG_DDR_PLL2 for DDR clk = PLL2, asynchronous operation
278 */
279#define CONFIG_DDR_2HCLK 1
280#define CONFIG_DDR_HCLK 0
281#define CONFIG_DDR_PLL2 0
282
283/*
284 * xxx_BOOT_SUPPORTED macro defines whether a booting type is supported
285 * or not. Modify/Add to only these macros to define new boot types
286 */
287#define USB_BOOT_SUPPORTED 0
288#define PCIE_BOOT_SUPPORTED 0
289#define SNOR_BOOT_SUPPORTED 1
290#define NAND_BOOT_SUPPORTED 1
291#define PNOR_BOOT_SUPPORTED 0
292#define TFTP_BOOT_SUPPORTED 0
293#define UART_BOOT_SUPPORTED 0
294#define SPI_BOOT_SUPPORTED 0
295#define I2C_BOOT_SUPPORTED 0
296#define MMC_BOOT_SUPPORTED 0
297
298#endif /* __CONFIG_H */