Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 2 | /* |
Scott Wood | 3f53f1a | 2010-08-30 18:04:52 -0500 | [diff] [blame] | 3 | * Copyright (C) 2007-2010 Freescale Semiconductor, Inc. |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 4 | * |
| 5 | * Dave Liu <daveliu@freescale.com> |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 6 | */ |
| 7 | |
| 8 | #ifndef __CONFIG_H |
| 9 | #define __CONFIG_H |
| 10 | |
Scott Wood | f60c06e | 2010-11-24 13:28:40 +0000 | [diff] [blame] | 11 | #define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10) |
| 12 | #define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000 |
| 13 | #define CONFIG_SYS_NAND_U_BOOT_START 0x00100100 |
| 14 | #define CONFIG_SYS_NAND_U_BOOT_OFFS 16384 |
| 15 | #define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000 |
| 16 | |
Scott Wood | f60c06e | 2010-11-24 13:28:40 +0000 | [diff] [blame] | 17 | #ifndef CONFIG_SYS_MONITOR_BASE |
| 18 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ |
| 19 | #endif |
| 20 | |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 21 | /* |
| 22 | * High Level Configuration Options |
| 23 | */ |
| 24 | #define CONFIG_E300 1 /* E300 family */ |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 25 | |
| 26 | /* |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 27 | * System IO Config |
| 28 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 29 | #define CONFIG_SYS_SICRH 0x00000000 |
| 30 | #define CONFIG_SYS_SICRL 0x00000000 /* 3.3V, no delay */ |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 31 | |
Anton Vorontsov | d398b7e | 2009-06-10 00:25:36 +0400 | [diff] [blame] | 32 | #define CONFIG_HWCONFIG |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 33 | |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 34 | /* |
| 35 | * DDR Setup |
| 36 | */ |
Mario Six | c9f9277 | 2019-01-21 09:18:15 +0100 | [diff] [blame] | 37 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 /* DDR is system memory */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 38 | #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05 |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 39 | #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \ |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 40 | | DDRCDR_PZ_LOZ \ |
| 41 | | DDRCDR_NZ_LOZ \ |
| 42 | | DDRCDR_ODT \ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 43 | | DDRCDR_Q_DRN) |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 44 | /* 0x7b880001 */ |
| 45 | /* |
| 46 | * Manually set up DDR parameters |
| 47 | * consist of two chips HY5PS12621BFP-C4 from HYNIX |
| 48 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 49 | #define CONFIG_SYS_DDR_SIZE 128 /* MB */ |
| 50 | #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 51 | #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \ |
Joe Hershberger | cc03b80 | 2011-10-11 23:57:29 -0500 | [diff] [blame] | 52 | | CSCONFIG_ODT_RD_NEVER \ |
| 53 | | CSCONFIG_ODT_WR_ONLY_CURRENT \ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 54 | | CSCONFIG_ROW_BIT_13 \ |
| 55 | | CSCONFIG_COL_BIT_10) |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 56 | /* 0x80010102 */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 57 | #define CONFIG_SYS_DDR_TIMING_3 0x00000000 |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 58 | #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \ |
| 59 | | (0 << TIMING_CFG0_WRT_SHIFT) \ |
| 60 | | (0 << TIMING_CFG0_RRT_SHIFT) \ |
| 61 | | (0 << TIMING_CFG0_WWT_SHIFT) \ |
| 62 | | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \ |
| 63 | | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \ |
| 64 | | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \ |
| 65 | | (2 << TIMING_CFG0_MRS_CYC_SHIFT)) |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 66 | /* 0x00220802 */ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 67 | #define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \ |
| 68 | | (7 << TIMING_CFG1_ACTTOPRE_SHIFT) \ |
| 69 | | (2 << TIMING_CFG1_ACTTORW_SHIFT) \ |
| 70 | | (5 << TIMING_CFG1_CASLAT_SHIFT) \ |
| 71 | | (6 << TIMING_CFG1_REFREC_SHIFT) \ |
| 72 | | (2 << TIMING_CFG1_WRREC_SHIFT) \ |
| 73 | | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \ |
| 74 | | (2 << TIMING_CFG1_WRTORD_SHIFT)) |
Howard Gregory | f2d4bef | 2008-11-04 14:55:33 +0800 | [diff] [blame] | 75 | /* 0x27256222 */ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 76 | #define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \ |
| 77 | | (4 << TIMING_CFG2_CPO_SHIFT) \ |
| 78 | | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \ |
| 79 | | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \ |
| 80 | | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \ |
| 81 | | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \ |
| 82 | | (5 << TIMING_CFG2_FOUR_ACT_SHIFT)) |
Howard Gregory | f2d4bef | 2008-11-04 14:55:33 +0800 | [diff] [blame] | 83 | /* 0x121048c5 */ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 84 | #define CONFIG_SYS_DDR_INTERVAL ((0x0360 << SDRAM_INTERVAL_REFINT_SHIFT) \ |
| 85 | | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT)) |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 86 | /* 0x03600100 */ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 87 | #define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \ |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 88 | | SDRAM_CFG_SDRAM_TYPE_DDR2 \ |
Joe Hershberger | cc03b80 | 2011-10-11 23:57:29 -0500 | [diff] [blame] | 89 | | SDRAM_CFG_DBW_32) |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 90 | /* 0x43080000 */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 91 | #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 /* 1 posted refresh */ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 92 | #define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) \ |
| 93 | | (0x0232 << SDRAM_MODE_SD_SHIFT)) |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 94 | /* ODT 150ohm CL=3, AL=1 on SDRAM */ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 95 | #define CONFIG_SYS_DDR_MODE2 0x00000000 |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 96 | |
| 97 | /* |
| 98 | * Memory test |
| 99 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 100 | #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ |
| 101 | #define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */ |
| 102 | #define CONFIG_SYS_MEMTEST_END 0x00140000 |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 103 | |
| 104 | /* |
| 105 | * The reserved memory |
| 106 | */ |
Kevin Hao | 349a015 | 2016-07-08 11:25:14 +0800 | [diff] [blame] | 107 | #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 108 | #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */ |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 109 | |
| 110 | /* |
| 111 | * Initial RAM Base Address Setup |
| 112 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 113 | #define CONFIG_SYS_INIT_RAM_LOCK 1 |
| 114 | #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */ |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 115 | #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 116 | #define CONFIG_SYS_GBL_DATA_OFFSET \ |
| 117 | (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 118 | |
Mario Six | dc00300 | 2019-01-21 09:18:17 +0100 | [diff] [blame] | 119 | #define CONFIG_FSL_ELBC |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 120 | |
| 121 | /* |
| 122 | * FLASH on the Local Bus |
| 123 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 124 | #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 125 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 126 | #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 127 | #define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size is 8M */ |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 128 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 129 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 130 | /* 127 64KB sectors and 8 8KB top sectors per device */ |
| 131 | #define CONFIG_SYS_MAX_FLASH_SECT 135 |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 132 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 133 | #undef CONFIG_SYS_FLASH_CHECKSUM |
| 134 | #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ |
| 135 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 136 | |
| 137 | /* |
| 138 | * NAND Flash on the Local Bus |
| 139 | */ |
Anton Vorontsov | ec82175 | 2009-11-24 20:12:12 +0300 | [diff] [blame] | 140 | |
| 141 | #ifdef CONFIG_NAND_SPL |
| 142 | #define CONFIG_SYS_NAND_BASE 0xFFF00000 |
| 143 | #else |
| 144 | #define CONFIG_SYS_NAND_BASE 0xE0600000 |
| 145 | #endif |
| 146 | |
Scott Wood | 3f53f1a | 2010-08-30 18:04:52 -0500 | [diff] [blame] | 147 | #define CONFIG_MTD_PARTITION |
Scott Wood | 3f53f1a | 2010-08-30 18:04:52 -0500 | [diff] [blame] | 148 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 149 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 |
Dave Liu | 5e6b534 | 2008-11-04 14:55:06 +0800 | [diff] [blame] | 150 | #define CONFIG_NAND_FSL_ELBC 1 |
Joe Hershberger | f05b933 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 151 | #define CONFIG_SYS_NAND_BLOCK_SIZE 16384 |
| 152 | #define CONFIG_SYS_NAND_WINDOW_SIZE (32 * 1024) /* 0x00008000 */ |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 153 | |
Anton Vorontsov | ec82175 | 2009-11-24 20:12:12 +0300 | [diff] [blame] | 154 | #define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10) |
| 155 | #define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000 |
| 156 | #define CONFIG_SYS_NAND_U_BOOT_START 0x00100100 |
| 157 | #define CONFIG_SYS_NAND_U_BOOT_OFFS 16384 |
| 158 | #define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000 |
| 159 | |
Mario Six | c1e29d9 | 2019-01-21 09:18:01 +0100 | [diff] [blame] | 160 | |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 161 | |
Mario Six | 87f4815 | 2019-01-21 09:17:41 +0100 | [diff] [blame] | 162 | /* Still needed for spl_minimal.c */ |
| 163 | #define CONFIG_SYS_NAND_BR_PRELIM CONFIG_SYS_BR1_PRELIM |
| 164 | #define CONFIG_SYS_NAND_OR_PRELIM CONFIG_SYS_OR1_PRELIM |
Anton Vorontsov | ec82175 | 2009-11-24 20:12:12 +0300 | [diff] [blame] | 165 | |
Anton Vorontsov | ec82175 | 2009-11-24 20:12:12 +0300 | [diff] [blame] | 166 | #if CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE && \ |
| 167 | !defined(CONFIG_NAND_SPL) |
| 168 | #define CONFIG_SYS_RAMBOOT |
| 169 | #else |
| 170 | #undef CONFIG_SYS_RAMBOOT |
| 171 | #endif |
| 172 | |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 173 | /* |
| 174 | * Serial Port |
| 175 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 176 | #define CONFIG_SYS_NS16550_SERIAL |
| 177 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
Mario Six | cd677ca | 2019-01-21 09:17:52 +0100 | [diff] [blame] | 178 | #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)) |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 179 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 180 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 181 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 182 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 183 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) |
| 184 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 185 | |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 186 | /* I2C */ |
Heiko Schocher | f285074 | 2012-10-24 13:48:22 +0200 | [diff] [blame] | 187 | #define CONFIG_SYS_I2C |
| 188 | #define CONFIG_SYS_I2C_FSL |
| 189 | #define CONFIG_SYS_FSL_I2C_SPEED 400000 |
| 190 | #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F |
| 191 | #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 |
| 192 | #define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} } |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 193 | |
| 194 | /* |
| 195 | * Board info - revision and where boot from |
| 196 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 197 | #define CONFIG_SYS_I2C_PCF8574A_ADDR 0x39 |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 198 | |
| 199 | /* |
| 200 | * Config on-board RTC |
| 201 | */ |
| 202 | #define CONFIG_RTC_DS1337 /* ds1339 on board, use ds1337 rtc via i2c */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 203 | #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */ |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 204 | |
| 205 | /* |
| 206 | * General PCI |
| 207 | * Addresses are mapped 1-1. |
| 208 | */ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 209 | #define CONFIG_SYS_PCI_MEM_BASE 0x80000000 |
| 210 | #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE |
| 211 | #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 212 | #define CONFIG_SYS_PCI_MMIO_BASE 0x90000000 |
| 213 | #define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE |
| 214 | #define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */ |
| 215 | #define CONFIG_SYS_PCI_IO_BASE 0x00000000 |
| 216 | #define CONFIG_SYS_PCI_IO_PHYS 0xE0300000 |
| 217 | #define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */ |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 218 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 219 | #define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE |
| 220 | #define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000 |
| 221 | #define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000 |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 222 | |
Anton Vorontsov | 0db0be2 | 2009-01-08 04:26:17 +0300 | [diff] [blame] | 223 | #define CONFIG_SYS_PCIE1_BASE 0xA0000000 |
| 224 | #define CONFIG_SYS_PCIE1_MEM_BASE 0xA0000000 |
| 225 | #define CONFIG_SYS_PCIE1_MEM_PHYS 0xA0000000 |
| 226 | #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 |
| 227 | #define CONFIG_SYS_PCIE1_CFG_BASE 0xB0000000 |
| 228 | #define CONFIG_SYS_PCIE1_CFG_SIZE 0x01000000 |
| 229 | #define CONFIG_SYS_PCIE1_IO_BASE 0x00000000 |
| 230 | #define CONFIG_SYS_PCIE1_IO_PHYS 0xB1000000 |
| 231 | #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 |
| 232 | |
| 233 | #define CONFIG_SYS_PCIE2_BASE 0xC0000000 |
| 234 | #define CONFIG_SYS_PCIE2_MEM_BASE 0xC0000000 |
| 235 | #define CONFIG_SYS_PCIE2_MEM_PHYS 0xC0000000 |
| 236 | #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 |
| 237 | #define CONFIG_SYS_PCIE2_CFG_BASE 0xD0000000 |
| 238 | #define CONFIG_SYS_PCIE2_CFG_SIZE 0x01000000 |
| 239 | #define CONFIG_SYS_PCIE2_IO_BASE 0x00000000 |
| 240 | #define CONFIG_SYS_PCIE2_IO_PHYS 0xD1000000 |
| 241 | #define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000 |
| 242 | |
Gabor Juhos | b445873 | 2013-05-30 07:06:12 +0000 | [diff] [blame] | 243 | #define CONFIG_PCI_INDIRECT_BRIDGE |
Kim Phillips | f138429 | 2009-07-23 14:09:38 -0500 | [diff] [blame] | 244 | #define CONFIG_PCIE |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 245 | |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 246 | #define CONFIG_EEPRO100 |
| 247 | #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 248 | #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 249 | |
Anton Vorontsov | 13c16a1 | 2008-07-08 21:00:04 +0400 | [diff] [blame] | 250 | #define CONFIG_HAS_FSL_DR_USB |
Vivek Mahajan | b8431f6 | 2009-05-25 17:23:17 +0530 | [diff] [blame] | 251 | #define CONFIG_SYS_SCCR_USBDRCM 3 |
| 252 | |
Vivek Mahajan | b8431f6 | 2009-05-25 17:23:17 +0530 | [diff] [blame] | 253 | #define CONFIG_USB_EHCI_FSL |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 254 | #define CONFIG_USB_PHY_TYPE "utmi" |
Vivek Mahajan | b8431f6 | 2009-05-25 17:23:17 +0530 | [diff] [blame] | 255 | #define CONFIG_EHCI_HCD_INIT_AFTER_RESET |
Anton Vorontsov | 13c16a1 | 2008-07-08 21:00:04 +0400 | [diff] [blame] | 256 | |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 257 | /* |
| 258 | * TSEC |
| 259 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 260 | #define CONFIG_SYS_TSEC1_OFFSET 0x24000 |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 261 | #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 262 | #define CONFIG_SYS_TSEC2_OFFSET 0x25000 |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 263 | #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET) |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 264 | |
| 265 | /* |
| 266 | * TSEC ethernet configuration |
| 267 | */ |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 268 | #define CONFIG_TSEC1 1 |
| 269 | #define CONFIG_TSEC1_NAME "eTSEC0" |
| 270 | #define CONFIG_TSEC2 1 |
| 271 | #define CONFIG_TSEC2_NAME "eTSEC1" |
| 272 | #define TSEC1_PHY_ADDR 0 |
| 273 | #define TSEC2_PHY_ADDR 1 |
| 274 | #define TSEC1_PHYIDX 0 |
| 275 | #define TSEC2_PHYIDX 0 |
| 276 | #define TSEC1_FLAGS TSEC_GIGABIT |
| 277 | #define TSEC2_FLAGS TSEC_GIGABIT |
| 278 | |
| 279 | /* Options are: eTSEC[0-1] */ |
| 280 | #define CONFIG_ETHPRIME "eTSEC1" |
| 281 | |
| 282 | /* |
Kim Phillips | 0daba0e | 2008-03-28 14:31:23 -0500 | [diff] [blame] | 283 | * SATA |
| 284 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 285 | #define CONFIG_SYS_SATA_MAX_DEVICE 2 |
Kim Phillips | 0daba0e | 2008-03-28 14:31:23 -0500 | [diff] [blame] | 286 | #define CONFIG_SATA1 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 287 | #define CONFIG_SYS_SATA1_OFFSET 0x18000 |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 288 | #define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET) |
| 289 | #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA |
Kim Phillips | 0daba0e | 2008-03-28 14:31:23 -0500 | [diff] [blame] | 290 | #define CONFIG_SATA2 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 291 | #define CONFIG_SYS_SATA2_OFFSET 0x19000 |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 292 | #define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET) |
| 293 | #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA |
Kim Phillips | 0daba0e | 2008-03-28 14:31:23 -0500 | [diff] [blame] | 294 | |
| 295 | #ifdef CONFIG_FSL_SATA |
| 296 | #define CONFIG_LBA48 |
Kim Phillips | 0daba0e | 2008-03-28 14:31:23 -0500 | [diff] [blame] | 297 | #endif |
| 298 | |
| 299 | /* |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 300 | * Environment |
| 301 | */ |
Masahiro Yamada | 5d329a8 | 2014-06-04 10:26:51 +0900 | [diff] [blame] | 302 | #if !defined(CONFIG_SYS_RAMBOOT) |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 303 | #define CONFIG_ENV_ADDR \ |
| 304 | (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 305 | #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */ |
| 306 | #define CONFIG_ENV_SIZE 0x2000 |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 307 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 308 | #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 309 | #define CONFIG_ENV_SIZE 0x2000 |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 310 | #endif |
| 311 | |
| 312 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 313 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 314 | |
| 315 | /* |
| 316 | * BOOTP options |
| 317 | */ |
| 318 | #define CONFIG_BOOTP_BOOTFILESIZE |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 319 | |
| 320 | /* |
| 321 | * Command line configuration. |
| 322 | */ |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 323 | |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 324 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
| 325 | |
| 326 | /* |
| 327 | * Miscellaneous configurable options |
| 328 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 329 | #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 330 | |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 331 | /* |
| 332 | * For booting Linux, the board info and command line data |
Ira W. Snyder | c5a22d0 | 2010-09-10 15:42:32 -0700 | [diff] [blame] | 333 | * have to be in the first 256 MB of memory, since this is |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 334 | * the maximum mapped by the Linux kernel during initialization. |
| 335 | */ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 336 | #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */ |
Kevin Hao | 9c74796 | 2016-07-08 11:25:15 +0800 | [diff] [blame] | 337 | #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 338 | |
| 339 | /* |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 340 | * MMU Setup |
| 341 | */ |
| 342 | |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 343 | #if defined(CONFIG_CMD_KGDB) |
| 344 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 345 | #endif |
| 346 | |
| 347 | /* |
| 348 | * Environment Configuration |
| 349 | */ |
| 350 | |
| 351 | #define CONFIG_ENV_OVERWRITE |
| 352 | |
| 353 | #if defined(CONFIG_TSEC_ENET) |
| 354 | #define CONFIG_HAS_ETH0 |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 355 | #define CONFIG_HAS_ETH1 |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 356 | #endif |
| 357 | |
Kim Phillips | fd3a3fc | 2009-08-21 16:34:38 -0500 | [diff] [blame] | 358 | #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */ |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 359 | |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 360 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 361 | "netdev=eth0\0" \ |
| 362 | "consoledev=ttyS0\0" \ |
| 363 | "ramdiskaddr=1000000\0" \ |
| 364 | "ramdiskfile=ramfs.83xx\0" \ |
| 365 | "fdtaddr=780000\0" \ |
| 366 | "fdtfile=mpc8315erdb.dtb\0" \ |
| 367 | "usb_phy_type=utmi\0" \ |
| 368 | "" |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 369 | |
| 370 | #define CONFIG_NFSBOOTCOMMAND \ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 371 | "setenv bootargs root=/dev/nfs rw " \ |
| 372 | "nfsroot=$serverip:$rootpath " \ |
| 373 | "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \ |
| 374 | "$netdev:off " \ |
| 375 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 376 | "tftp $loadaddr $bootfile;" \ |
| 377 | "tftp $fdtaddr $fdtfile;" \ |
| 378 | "bootm $loadaddr - $fdtaddr" |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 379 | |
| 380 | #define CONFIG_RAMBOOTCOMMAND \ |
Joe Hershberger | 496f772 | 2011-10-11 23:57:11 -0500 | [diff] [blame] | 381 | "setenv bootargs root=/dev/ram rw " \ |
| 382 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 383 | "tftp $ramdiskaddr $ramdiskfile;" \ |
| 384 | "tftp $loadaddr $bootfile;" \ |
| 385 | "tftp $fdtaddr $fdtfile;" \ |
| 386 | "bootm $loadaddr $ramdiskaddr $fdtaddr" |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 387 | |
Dave Liu | 19b247e | 2008-01-11 18:48:24 +0800 | [diff] [blame] | 388 | #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND |
| 389 | |
| 390 | #endif /* __CONFIG_H */ |