blob: 0eb19a0924cb79a4e0334b575b4f8fcb310f2cff [file] [log] [blame]
Bryan Wue956f342009-12-16 22:04:02 -05001/*
2 * Blackfin MUSB HCD (Host Controller Driver) for u-boot
3 *
4 * Copyright (c) 2008-2009 Analog Devices Inc.
5 *
6 * Licensed under the GPL-2 or later.
7 */
8
9#include <common.h>
10
11#include <usb.h>
12
13#include <asm/blackfin.h>
14#include <asm/mach-common/bits/usb.h>
15
16#include "musb_core.h"
17
Mike Frysinger283ecc12011-03-17 17:35:00 -040018#ifndef CONFIG_USB_BLACKFIN_CLKIN
19#define CONFIG_USB_BLACKFIN_CLKIN 24
20#endif
21
Bryan Wue956f342009-12-16 22:04:02 -050022/* MUSB platform configuration */
23struct musb_config musb_cfg = {
24 .regs = (struct musb_regs *)USB_FADDR,
25 .timeout = 0x3FFFFFF,
26 .musb_speed = 0,
27};
28
29/*
30 * This function read or write data to endpoint fifo
31 * Blackfin use DMA polling method to avoid buffer alignment issues
32 *
33 * ep - Endpoint number
34 * length - Number of bytes to write to FIFO
35 * fifo_data - Pointer to data buffer to be read/write
36 * is_write - Flag for read or write
37 */
38void rw_fifo(u8 ep, u32 length, void *fifo_data, int is_write)
39{
40 struct bfin_musb_dma_regs *regs;
41 u32 val = (u32)fifo_data;
42
43 blackfin_dcache_flush_invalidate_range(fifo_data, fifo_data + length);
44
45 regs = (void *)USB_DMA_INTERRUPT;
46 regs += ep;
47
48 /* Setup DMA address register */
49 bfin_write16(&regs->addr_low, val);
50 SSYNC();
51
52 bfin_write16(&regs->addr_high, val >> 16);
53 SSYNC();
54
55 /* Setup DMA count register */
56 bfin_write16(&regs->count_low, length);
57 bfin_write16(&regs->count_high, 0);
58 SSYNC();
59
60 /* Enable the DMA */
61 val = (ep << 4) | DMA_ENA | INT_ENA;
62 if (is_write)
63 val |= DIRECTION;
64 bfin_write16(&regs->control, val);
65 SSYNC();
66
67 /* Wait for compelete */
68 while (!(bfin_read_USB_DMA_INTERRUPT() & (1 << ep)))
69 continue;
70
71 /* acknowledge dma interrupt */
72 bfin_write_USB_DMA_INTERRUPT(1 << ep);
73 SSYNC();
74
75 /* Reset DMA */
76 bfin_write16(&regs->control, 0);
77 SSYNC();
78}
79
80void write_fifo(u8 ep, u32 length, void *fifo_data)
81{
82 rw_fifo(ep, length, fifo_data, 1);
83}
84
85void read_fifo(u8 ep, u32 length, void *fifo_data)
86{
87 rw_fifo(ep, length, fifo_data, 0);
88}
89
90
91/*
92 * CPU and board-specific MUSB initializations. Aliased function
93 * signals caller to move on.
94 */
95static void __def_musb_init(void)
96{
97}
98void board_musb_init(void) __attribute__((weak, alias("__def_musb_init")));
99
100int musb_platform_init(void)
101{
102 /* board specific initialization */
103 board_musb_init();
104
105 if (ANOMALY_05000346) {
106 bfin_write_USB_APHY_CALIB(ANOMALY_05000346_value);
107 SSYNC();
108 }
109
110 if (ANOMALY_05000347) {
111 bfin_write_USB_APHY_CNTRL(0x0);
112 SSYNC();
113 }
114
115 /* Configure PLL oscillator register */
Mike Frysinger283ecc12011-03-17 17:35:00 -0400116 bfin_write_USB_PLLOSC_CTRL(0x3080 |
117 ((480 / CONFIG_USB_BLACKFIN_CLKIN) << 1));
Bryan Wue956f342009-12-16 22:04:02 -0500118 SSYNC();
119
120 bfin_write_USB_SRP_CLKDIV((get_sclk()/1000) / 32 - 1);
121 SSYNC();
122
123 bfin_write_USB_EP_NI0_RXMAXP(64);
124 SSYNC();
125
126 bfin_write_USB_EP_NI0_TXMAXP(64);
127 SSYNC();
128
129 /* Route INTRUSB/INTR_RX/INTR_TX to USB_INT0*/
130 bfin_write_USB_GLOBINTR(0x7);
131 SSYNC();
132
133 bfin_write_USB_GLOBAL_CTL(GLOBAL_ENA | EP1_TX_ENA | EP2_TX_ENA |
134 EP3_TX_ENA | EP4_TX_ENA | EP5_TX_ENA |
135 EP6_TX_ENA | EP7_TX_ENA | EP1_RX_ENA |
136 EP2_RX_ENA | EP3_RX_ENA | EP4_RX_ENA |
137 EP5_RX_ENA | EP6_RX_ENA | EP7_RX_ENA);
138 SSYNC();
139
140 return 0;
141}
142
143/*
144 * This function performs Blackfin platform specific deinitialization for usb.
145*/
146void musb_platform_deinit(void)
147{
148}