blob: 70048c10aee6736117e078931b75c4b6ba7756a5 [file] [log] [blame]
Dirk Behme7d75a102008-12-14 09:47:13 +01001/*
2 * armboot - Startup Code for OMAP3530/ARM Cortex CPU-core
3 *
4 * Copyright (c) 2004 Texas Instruments <r-woodruff2@ti.com>
5 *
6 * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
7 * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
Detlev Zundelf1b3f2b2009-05-13 10:54:10 +02008 * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
Dirk Behme7d75a102008-12-14 09:47:13 +01009 * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
10 * Copyright (c) 2003 Kshitij <kshitij@ti.com>
11 * Copyright (c) 2006-2008 Syed Mohammed Khasim <x0khasim@ti.com>
12 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +020013 * SPDX-License-Identifier: GPL-2.0+
Dirk Behme7d75a102008-12-14 09:47:13 +010014 */
15
Wolfgang Denk0191e472010-10-26 14:34:52 +020016#include <asm-offsets.h>
Dirk Behme7d75a102008-12-14 09:47:13 +010017#include <config.h>
18#include <version.h>
Aneesh V688ee132011-11-21 23:34:00 +000019#include <asm/system.h>
Aneesh Vfd8798b2012-03-08 07:20:18 +000020#include <linux/linkage.h>
Dirk Behme7d75a102008-12-14 09:47:13 +010021
Dirk Behme7d75a102008-12-14 09:47:13 +010022/*************************************************************************
23 *
24 * Startup Code (reset vector)
25 *
26 * do important init only if we don't start from memory!
27 * setup Memory and board specific bits prior to relocation.
28 * relocate armboot to ram
29 * setup stack
30 *
31 *************************************************************************/
32
Albert ARIBAUD9852cc62014-04-15 16:13:51 +020033 .globl reset
Dirk Behme7d75a102008-12-14 09:47:13 +010034
35reset:
Aneesh V13a74c12011-07-21 09:10:27 -040036 bl save_boot_params
Dirk Behme7d75a102008-12-14 09:47:13 +010037 /*
Andre Przywara7acb96b2013-04-02 05:43:36 +000038 * disable interrupts (FIQ and IRQ), also set the cpu to SVC32 mode,
39 * except if in HYP mode already
Dirk Behme7d75a102008-12-14 09:47:13 +010040 */
41 mrs r0, cpsr
Andre Przywara7acb96b2013-04-02 05:43:36 +000042 and r1, r0, #0x1f @ mask mode bits
43 teq r1, #0x1a @ test for HYP mode
44 bicne r0, r0, #0x1f @ clear all mode bits
45 orrne r0, r0, #0x13 @ set SVC mode
46 orr r0, r0, #0xc0 @ disable FIQ and IRQ
Dirk Behme7d75a102008-12-14 09:47:13 +010047 msr cpsr,r0
48
Aneesh V688ee132011-11-21 23:34:00 +000049/*
50 * Setup vector:
51 * (OMAP4 spl TEXT_BASE is not 32 byte aligned.
52 * Continue to use ROM code vector only in OMAP4 spl)
53 */
54#if !(defined(CONFIG_OMAP44XX) && defined(CONFIG_SPL_BUILD))
Peng Fan0bd68872015-01-29 18:03:39 +080055 /* Set V=0 in CP15 SCTLR register - for VBAR to point to vector */
56 mrc p15, 0, r0, c1, c0, 0 @ Read CP15 SCTLR Register
Aneesh V688ee132011-11-21 23:34:00 +000057 bic r0, #CR_V @ V = 0
Peng Fan0bd68872015-01-29 18:03:39 +080058 mcr p15, 0, r0, c1, c0, 0 @ Write CP15 SCTLR Register
Aneesh V688ee132011-11-21 23:34:00 +000059
60 /* Set vector address in CP15 VBAR register */
61 ldr r0, =_start
62 mcr p15, 0, r0, c12, c0, 0 @Set VBAR
63#endif
64
Dirk Behme7d75a102008-12-14 09:47:13 +010065 /* the mask ROM code should have PLL and others stable */
66#ifndef CONFIG_SKIP_LOWLEVEL_INIT
Simon Glass277e3082011-11-05 03:56:51 +000067 bl cpu_init_cp15
Dirk Behme7d75a102008-12-14 09:47:13 +010068 bl cpu_init_crit
69#endif
70
Albert ARIBAUDfacdae52013-01-08 10:18:02 +000071 bl _main
Heiko Schocher56d0a4d2010-09-17 13:10:41 +020072
73/*------------------------------------------------------------------------------*/
74
Albert ARIBAUDfacdae52013-01-08 10:18:02 +000075ENTRY(c_runtime_cpu_setup)
Aneesh V3e3bc1e2011-06-16 23:30:49 +000076/*
77 * If I-cache is enabled invalidate it
78 */
79#ifndef CONFIG_SYS_ICACHE_OFF
80 mcr p15, 0, r0, c7, c5, 0 @ invalidate icache
81 mcr p15, 0, r0, c7, c10, 4 @ DSB
82 mcr p15, 0, r0, c7, c5, 4 @ ISB
83#endif
Tetsuyuki Kobayashi61c70db2012-06-25 02:40:57 +000084
Albert ARIBAUDfacdae52013-01-08 10:18:02 +000085 bx lr
Heiko Schocher56d0a4d2010-09-17 13:10:41 +020086
Albert ARIBAUDfacdae52013-01-08 10:18:02 +000087ENDPROC(c_runtime_cpu_setup)
Heiko Schocher661a29e2010-10-11 14:08:15 +020088
Dirk Behme7d75a102008-12-14 09:47:13 +010089/*************************************************************************
90 *
Tetsuyuki Kobayashi153ba382012-07-06 21:14:20 +000091 * void save_boot_params(u32 r0, u32 r1, u32 r2, u32 r3)
92 * __attribute__((weak));
93 *
94 * Stack pointer is not yet initialized at this moment
95 * Don't save anything to stack even if compiled with -O0
96 *
97 *************************************************************************/
98ENTRY(save_boot_params)
99 bx lr @ back to my caller
100ENDPROC(save_boot_params)
101 .weak save_boot_params
102
103/*************************************************************************
104 *
Simon Glass277e3082011-11-05 03:56:51 +0000105 * cpu_init_cp15
Dirk Behme7d75a102008-12-14 09:47:13 +0100106 *
Simon Glass277e3082011-11-05 03:56:51 +0000107 * Setup CP15 registers (cache, MMU, TLBs). The I-cache is turned on unless
108 * CONFIG_SYS_ICACHE_OFF is defined.
Dirk Behme7d75a102008-12-14 09:47:13 +0100109 *
110 *************************************************************************/
Aneesh Vfd8798b2012-03-08 07:20:18 +0000111ENTRY(cpu_init_cp15)
Dirk Behme7d75a102008-12-14 09:47:13 +0100112 /*
113 * Invalidate L1 I/D
114 */
115 mov r0, #0 @ set up for MCR
116 mcr p15, 0, r0, c8, c7, 0 @ invalidate TLBs
117 mcr p15, 0, r0, c7, c5, 0 @ invalidate icache
Aneesh V3e3bc1e2011-06-16 23:30:49 +0000118 mcr p15, 0, r0, c7, c5, 6 @ invalidate BP array
119 mcr p15, 0, r0, c7, c10, 4 @ DSB
120 mcr p15, 0, r0, c7, c5, 4 @ ISB
Dirk Behme7d75a102008-12-14 09:47:13 +0100121
122 /*
123 * disable MMU stuff and caches
124 */
125 mrc p15, 0, r0, c1, c0, 0
126 bic r0, r0, #0x00002000 @ clear bits 13 (--V-)
127 bic r0, r0, #0x00000007 @ clear bits 2:0 (-CAM)
128 orr r0, r0, #0x00000002 @ set bit 1 (--A-) Align
Aneesh V3e3bc1e2011-06-16 23:30:49 +0000129 orr r0, r0, #0x00000800 @ set bit 11 (Z---) BTB
130#ifdef CONFIG_SYS_ICACHE_OFF
131 bic r0, r0, #0x00001000 @ clear bit 12 (I) I-cache
132#else
133 orr r0, r0, #0x00001000 @ set bit 12 (I) I-cache
134#endif
Dirk Behme7d75a102008-12-14 09:47:13 +0100135 mcr p15, 0, r0, c1, c0, 0
Stephen Warrene9d59c92013-02-26 12:28:27 +0000136
Stephen Warrenc63c3502013-03-04 13:29:40 +0000137#ifdef CONFIG_ARM_ERRATA_716044
138 mrc p15, 0, r0, c1, c0, 0 @ read system control register
139 orr r0, r0, #1 << 11 @ set bit #11
140 mcr p15, 0, r0, c1, c0, 0 @ write system control register
141#endif
142
Nitin Garg7f17aed2014-04-02 08:55:01 -0500143#if (defined(CONFIG_ARM_ERRATA_742230) || defined(CONFIG_ARM_ERRATA_794072))
Stephen Warrene9d59c92013-02-26 12:28:27 +0000144 mrc p15, 0, r0, c15, c0, 1 @ read diagnostic register
145 orr r0, r0, #1 << 4 @ set bit #4
146 mcr p15, 0, r0, c15, c0, 1 @ write diagnostic register
147#endif
148
149#ifdef CONFIG_ARM_ERRATA_743622
150 mrc p15, 0, r0, c15, c0, 1 @ read diagnostic register
151 orr r0, r0, #1 << 6 @ set bit #6
152 mcr p15, 0, r0, c15, c0, 1 @ write diagnostic register
153#endif
154
155#ifdef CONFIG_ARM_ERRATA_751472
156 mrc p15, 0, r0, c15, c0, 1 @ read diagnostic register
157 orr r0, r0, #1 << 11 @ set bit #11
158 mcr p15, 0, r0, c15, c0, 1 @ write diagnostic register
159#endif
Nitin Garg245defa2014-04-02 08:55:02 -0500160#ifdef CONFIG_ARM_ERRATA_761320
161 mrc p15, 0, r0, c15, c0, 1 @ read diagnostic register
162 orr r0, r0, #1 << 21 @ set bit #21
163 mcr p15, 0, r0, c15, c0, 1 @ write diagnostic register
164#endif
Stephen Warrene9d59c92013-02-26 12:28:27 +0000165
Simon Glass277e3082011-11-05 03:56:51 +0000166 mov pc, lr @ back to my caller
Aneesh Vfd8798b2012-03-08 07:20:18 +0000167ENDPROC(cpu_init_cp15)
Dirk Behme7d75a102008-12-14 09:47:13 +0100168
Simon Glass277e3082011-11-05 03:56:51 +0000169#ifndef CONFIG_SKIP_LOWLEVEL_INIT
170/*************************************************************************
171 *
172 * CPU_init_critical registers
173 *
174 * setup important registers
175 * setup memory timing
176 *
177 *************************************************************************/
Aneesh Vfd8798b2012-03-08 07:20:18 +0000178ENTRY(cpu_init_crit)
Dirk Behme7d75a102008-12-14 09:47:13 +0100179 /*
180 * Jump to board specific initialization...
181 * The Mask ROM will have already initialized
182 * basic memory. Go here to bump up clock rate and handle
183 * wake up conditions.
184 */
Benoît Thébaudeau0a167902012-08-10 12:05:16 +0000185 b lowlevel_init @ go setup pll,mux,memory
Aneesh Vfd8798b2012-03-08 07:20:18 +0000186ENDPROC(cpu_init_crit)
Rob Herringa6932872011-06-28 05:39:38 +0000187#endif