blob: dac79d1384ebfe3cd540a5e297f930e1e010cb21 [file] [log] [blame]
Tim Harvey552c3582014-03-06 07:46:30 -08001/*
2 * Copyright (C) 2013 Gateworks Corporation
3 *
4 * Author: Tim Harvey <tharvey@gateworks.com>
5 *
6 * SPDX-License-Identifier: GPL-2.0+
7 */
8
9#include <common.h>
10#include <asm/io.h>
11#include <asm/arch/clock.h>
12#include <asm/arch/imx-regs.h>
13#include <asm/arch/iomux.h>
14#include <asm/arch/mx6-pins.h>
Tim Harveyfb64cc72014-04-25 15:39:07 -070015#include <asm/arch/mxc_hdmi.h>
Tim Harvey552c3582014-03-06 07:46:30 -080016#include <asm/arch/crm_regs.h>
17#include <asm/arch/sys_proto.h>
18#include <asm/gpio.h>
19#include <asm/imx-common/iomux-v3.h>
20#include <asm/imx-common/mxc_i2c.h>
21#include <asm/imx-common/boot_mode.h>
22#include <asm/imx-common/sata.h>
Eric Nelson16acd1c2014-09-30 15:40:03 -070023#include <asm/imx-common/spi.h>
Tim Harveyfb64cc72014-04-25 15:39:07 -070024#include <asm/imx-common/video.h>
Tim Harvey552c3582014-03-06 07:46:30 -080025#include <jffs2/load_kernel.h>
26#include <hwconfig.h>
27#include <i2c.h>
28#include <linux/ctype.h>
29#include <fdt_support.h>
30#include <fsl_esdhc.h>
31#include <miiphy.h>
32#include <mmc.h>
33#include <mtd_node.h>
34#include <netdev.h>
Tim Harvey33791d52014-08-07 22:49:57 -070035#include <pci.h>
Tim Harvey552c3582014-03-06 07:46:30 -080036#include <power/pmic.h>
Tim Harvey0dff16f2014-05-05 08:22:25 -070037#include <power/ltc3676_pmic.h>
Tim Harvey552c3582014-03-06 07:46:30 -080038#include <power/pfuze100_pmic.h>
Tim Harvey552c3582014-03-06 07:46:30 -080039#include <fdt_support.h>
40#include <jffs2/load_kernel.h>
41#include <spi_flash.h>
42
43#include "gsc.h"
44#include "ventana_eeprom.h"
45
46DECLARE_GLOBAL_DATA_PTR;
47
48/* GPIO's common to all baseboards */
49#define GP_PHY_RST IMX_GPIO_NR(1, 30)
50#define GP_USB_OTG_PWR IMX_GPIO_NR(3, 22)
51#define GP_SD3_CD IMX_GPIO_NR(7, 0)
52#define GP_RS232_EN IMX_GPIO_NR(2, 11)
53#define GP_MSATA_SEL IMX_GPIO_NR(2, 8)
54
Tim Harvey552c3582014-03-06 07:46:30 -080055#define UART_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
56 PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
57 PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
58
59#define USDHC_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
60 PAD_CTL_PUS_47K_UP | PAD_CTL_SPEED_LOW | \
61 PAD_CTL_DSE_80ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
62
63#define ENET_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
64 PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
65 PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
66
67#define SPI_PAD_CTRL (PAD_CTL_HYS | \
68 PAD_CTL_PUS_100K_DOWN | PAD_CTL_SPEED_MED | \
69 PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
70
71#define DIO_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
72 PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
73 PAD_CTL_DSE_34ohm | PAD_CTL_HYS | PAD_CTL_SRE_FAST)
74
75#define I2C_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
76 PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
77 PAD_CTL_ODE | PAD_CTL_SRE_FAST)
78
Tim Harvey26993362014-08-07 22:35:49 -070079#define IRQ_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
80 PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
81 PAD_CTL_DSE_34ohm | PAD_CTL_HYS | PAD_CTL_SRE_FAST)
82
83#define DIO_PAD_CFG (MUX_PAD_CTRL(DIO_PAD_CTRL) | MUX_MODE_SION)
84
85
Tim Harvey552c3582014-03-06 07:46:30 -080086/*
87 * EEPROM board info struct populated by read_eeprom so that we only have to
88 * read it once.
89 */
Tim Harvey0da2c522014-08-07 22:35:45 -070090struct ventana_board_info ventana_info;
Tim Harvey552c3582014-03-06 07:46:30 -080091
Tim Harvey552c3582014-03-06 07:46:30 -080092int board_type;
93
94/* UART1: Function varies per baseboard */
95iomux_v3_cfg_t const uart1_pads[] = {
Tim Harvey02fb5922014-06-02 16:13:26 -070096 IOMUX_PADS(PAD_SD3_DAT6__UART1_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)),
97 IOMUX_PADS(PAD_SD3_DAT7__UART1_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)),
Tim Harvey552c3582014-03-06 07:46:30 -080098};
99
100/* UART2: Serial Console */
101iomux_v3_cfg_t const uart2_pads[] = {
Tim Harvey02fb5922014-06-02 16:13:26 -0700102 IOMUX_PADS(PAD_SD4_DAT7__UART2_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)),
103 IOMUX_PADS(PAD_SD4_DAT4__UART2_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)),
Tim Harvey552c3582014-03-06 07:46:30 -0800104};
105
106#define PC MUX_PAD_CTRL(I2C_PAD_CTRL)
107
108/* I2C1: GSC */
Tim Harvey02fb5922014-06-02 16:13:26 -0700109struct i2c_pads_info mx6q_i2c_pad_info0 = {
Tim Harvey552c3582014-03-06 07:46:30 -0800110 .scl = {
Tim Harvey02fb5922014-06-02 16:13:26 -0700111 .i2c_mode = MX6Q_PAD_EIM_D21__I2C1_SCL | PC,
112 .gpio_mode = MX6Q_PAD_EIM_D21__GPIO3_IO21 | PC,
Tim Harvey552c3582014-03-06 07:46:30 -0800113 .gp = IMX_GPIO_NR(3, 21)
114 },
115 .sda = {
Tim Harvey02fb5922014-06-02 16:13:26 -0700116 .i2c_mode = MX6Q_PAD_EIM_D28__I2C1_SDA | PC,
117 .gpio_mode = MX6Q_PAD_EIM_D28__GPIO3_IO28 | PC,
Tim Harvey552c3582014-03-06 07:46:30 -0800118 .gp = IMX_GPIO_NR(3, 28)
119 }
120};
Tim Harvey02fb5922014-06-02 16:13:26 -0700121struct i2c_pads_info mx6dl_i2c_pad_info0 = {
122 .scl = {
123 .i2c_mode = MX6DL_PAD_EIM_D21__I2C1_SCL | PC,
124 .gpio_mode = MX6DL_PAD_EIM_D21__GPIO3_IO21 | PC,
125 .gp = IMX_GPIO_NR(3, 21)
126 },
127 .sda = {
128 .i2c_mode = MX6DL_PAD_EIM_D28__I2C1_SDA | PC,
129 .gpio_mode = MX6DL_PAD_EIM_D28__GPIO3_IO28 | PC,
130 .gp = IMX_GPIO_NR(3, 28)
131 }
132};
Tim Harvey552c3582014-03-06 07:46:30 -0800133
134/* I2C2: PMIC/PCIe Switch/PCIe Clock/Mezz */
Tim Harvey02fb5922014-06-02 16:13:26 -0700135struct i2c_pads_info mx6q_i2c_pad_info1 = {
Tim Harvey552c3582014-03-06 07:46:30 -0800136 .scl = {
Tim Harvey02fb5922014-06-02 16:13:26 -0700137 .i2c_mode = MX6Q_PAD_KEY_COL3__I2C2_SCL | PC,
138 .gpio_mode = MX6Q_PAD_KEY_COL3__GPIO4_IO12 | PC,
Tim Harvey552c3582014-03-06 07:46:30 -0800139 .gp = IMX_GPIO_NR(4, 12)
140 },
141 .sda = {
Tim Harvey02fb5922014-06-02 16:13:26 -0700142 .i2c_mode = MX6Q_PAD_KEY_ROW3__I2C2_SDA | PC,
143 .gpio_mode = MX6Q_PAD_KEY_ROW3__GPIO4_IO13 | PC,
Tim Harvey552c3582014-03-06 07:46:30 -0800144 .gp = IMX_GPIO_NR(4, 13)
145 }
146};
Tim Harvey02fb5922014-06-02 16:13:26 -0700147struct i2c_pads_info mx6dl_i2c_pad_info1 = {
148 .scl = {
149 .i2c_mode = MX6DL_PAD_KEY_COL3__I2C2_SCL | PC,
150 .gpio_mode = MX6DL_PAD_KEY_COL3__GPIO4_IO12 | PC,
151 .gp = IMX_GPIO_NR(4, 12)
152 },
153 .sda = {
154 .i2c_mode = MX6DL_PAD_KEY_ROW3__I2C2_SDA | PC,
155 .gpio_mode = MX6DL_PAD_KEY_ROW3__GPIO4_IO13 | PC,
156 .gp = IMX_GPIO_NR(4, 13)
157 }
158};
Tim Harvey552c3582014-03-06 07:46:30 -0800159
160/* I2C3: Misc/Expansion */
Tim Harvey02fb5922014-06-02 16:13:26 -0700161struct i2c_pads_info mx6q_i2c_pad_info2 = {
162 .scl = {
163 .i2c_mode = MX6Q_PAD_GPIO_3__I2C3_SCL | PC,
164 .gpio_mode = MX6Q_PAD_GPIO_3__GPIO1_IO03 | PC,
165 .gp = IMX_GPIO_NR(1, 3)
166 },
167 .sda = {
168 .i2c_mode = MX6Q_PAD_GPIO_6__I2C3_SDA | PC,
169 .gpio_mode = MX6Q_PAD_GPIO_6__GPIO1_IO06 | PC,
170 .gp = IMX_GPIO_NR(1, 6)
171 }
172};
173struct i2c_pads_info mx6dl_i2c_pad_info2 = {
Tim Harvey552c3582014-03-06 07:46:30 -0800174 .scl = {
Tim Harvey02fb5922014-06-02 16:13:26 -0700175 .i2c_mode = MX6DL_PAD_GPIO_3__I2C3_SCL | PC,
176 .gpio_mode = MX6DL_PAD_GPIO_3__GPIO1_IO03 | PC,
Tim Harvey552c3582014-03-06 07:46:30 -0800177 .gp = IMX_GPIO_NR(1, 3)
178 },
179 .sda = {
Tim Harvey02fb5922014-06-02 16:13:26 -0700180 .i2c_mode = MX6DL_PAD_GPIO_6__I2C3_SDA | PC,
181 .gpio_mode = MX6DL_PAD_GPIO_6__GPIO1_IO06 | PC,
Tim Harvey552c3582014-03-06 07:46:30 -0800182 .gp = IMX_GPIO_NR(1, 6)
183 }
184};
185
186/* MMC */
187iomux_v3_cfg_t const usdhc3_pads[] = {
Tim Harvey02fb5922014-06-02 16:13:26 -0700188 IOMUX_PADS(PAD_SD3_CLK__SD3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
189 IOMUX_PADS(PAD_SD3_CMD__SD3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
190 IOMUX_PADS(PAD_SD3_DAT0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
191 IOMUX_PADS(PAD_SD3_DAT1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
192 IOMUX_PADS(PAD_SD3_DAT2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
193 IOMUX_PADS(PAD_SD3_DAT3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL)),
194 /* CD */
Tim Harvey26993362014-08-07 22:35:49 -0700195 IOMUX_PADS(PAD_SD3_DAT5__GPIO7_IO00 | MUX_PAD_CTRL(IRQ_PAD_CTRL)),
Tim Harvey552c3582014-03-06 07:46:30 -0800196};
197
198/* ENET */
199iomux_v3_cfg_t const enet_pads[] = {
Tim Harvey02fb5922014-06-02 16:13:26 -0700200 IOMUX_PADS(PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL)),
201 IOMUX_PADS(PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
202 IOMUX_PADS(PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
203 IOMUX_PADS(PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
204 IOMUX_PADS(PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
205 IOMUX_PADS(PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
206 IOMUX_PADS(PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
207 IOMUX_PADS(PAD_RGMII_TX_CTL__RGMII_TX_CTL |
208 MUX_PAD_CTRL(ENET_PAD_CTRL)),
209 IOMUX_PADS(PAD_ENET_REF_CLK__ENET_TX_CLK |
210 MUX_PAD_CTRL(ENET_PAD_CTRL)),
211 IOMUX_PADS(PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
212 IOMUX_PADS(PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
213 IOMUX_PADS(PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
214 IOMUX_PADS(PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
215 IOMUX_PADS(PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
216 IOMUX_PADS(PAD_RGMII_RX_CTL__RGMII_RX_CTL |
217 MUX_PAD_CTRL(ENET_PAD_CTRL)),
Tim Harvey552c3582014-03-06 07:46:30 -0800218 /* PHY nRST */
Tim Harvey26993362014-08-07 22:35:49 -0700219 IOMUX_PADS(PAD_ENET_TXD0__GPIO1_IO30 | DIO_PAD_CFG),
Tim Harvey552c3582014-03-06 07:46:30 -0800220};
221
222/* NAND */
223iomux_v3_cfg_t const nfc_pads[] = {
Tim Harvey02fb5922014-06-02 16:13:26 -0700224 IOMUX_PADS(PAD_NANDF_CLE__NAND_CLE | MUX_PAD_CTRL(NO_PAD_CTRL)),
225 IOMUX_PADS(PAD_NANDF_ALE__NAND_ALE | MUX_PAD_CTRL(NO_PAD_CTRL)),
226 IOMUX_PADS(PAD_NANDF_WP_B__NAND_WP_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
227 IOMUX_PADS(PAD_NANDF_RB0__NAND_READY_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
228 IOMUX_PADS(PAD_NANDF_CS0__NAND_CE0_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
229 IOMUX_PADS(PAD_SD4_CMD__NAND_RE_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
230 IOMUX_PADS(PAD_SD4_CLK__NAND_WE_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
231 IOMUX_PADS(PAD_NANDF_D0__NAND_DATA00 | MUX_PAD_CTRL(NO_PAD_CTRL)),
232 IOMUX_PADS(PAD_NANDF_D1__NAND_DATA01 | MUX_PAD_CTRL(NO_PAD_CTRL)),
233 IOMUX_PADS(PAD_NANDF_D2__NAND_DATA02 | MUX_PAD_CTRL(NO_PAD_CTRL)),
234 IOMUX_PADS(PAD_NANDF_D3__NAND_DATA03 | MUX_PAD_CTRL(NO_PAD_CTRL)),
235 IOMUX_PADS(PAD_NANDF_D4__NAND_DATA04 | MUX_PAD_CTRL(NO_PAD_CTRL)),
236 IOMUX_PADS(PAD_NANDF_D5__NAND_DATA05 | MUX_PAD_CTRL(NO_PAD_CTRL)),
237 IOMUX_PADS(PAD_NANDF_D6__NAND_DATA06 | MUX_PAD_CTRL(NO_PAD_CTRL)),
238 IOMUX_PADS(PAD_NANDF_D7__NAND_DATA07 | MUX_PAD_CTRL(NO_PAD_CTRL)),
Tim Harvey552c3582014-03-06 07:46:30 -0800239};
240
241#ifdef CONFIG_CMD_NAND
242static void setup_gpmi_nand(void)
243{
244 struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
245
246 /* config gpmi nand iomux */
Tim Harvey02fb5922014-06-02 16:13:26 -0700247 SETUP_IOMUX_PADS(nfc_pads);
Tim Harvey552c3582014-03-06 07:46:30 -0800248
249 /* config gpmi and bch clock to 100 MHz */
250 clrsetbits_le32(&mxc_ccm->cs2cdr,
251 MXC_CCM_CS2CDR_ENFC_CLK_PODF_MASK |
252 MXC_CCM_CS2CDR_ENFC_CLK_PRED_MASK |
253 MXC_CCM_CS2CDR_ENFC_CLK_SEL_MASK,
254 MXC_CCM_CS2CDR_ENFC_CLK_PODF(0) |
255 MXC_CCM_CS2CDR_ENFC_CLK_PRED(3) |
256 MXC_CCM_CS2CDR_ENFC_CLK_SEL(3));
257
258 /* enable gpmi and bch clock gating */
259 setbits_le32(&mxc_ccm->CCGR4,
260 MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_MASK |
261 MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_MASK |
262 MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_MASK |
263 MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_MASK |
264 MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_OFFSET);
265
266 /* enable apbh clock gating */
267 setbits_le32(&mxc_ccm->CCGR0, MXC_CCM_CCGR0_APBHDMA_MASK);
268}
269#endif
270
271static void setup_iomux_enet(void)
272{
Tim Harvey02fb5922014-06-02 16:13:26 -0700273 SETUP_IOMUX_PADS(enet_pads);
Tim Harvey552c3582014-03-06 07:46:30 -0800274
275 /* toggle PHY_RST# */
276 gpio_direction_output(GP_PHY_RST, 0);
277 mdelay(2);
278 gpio_set_value(GP_PHY_RST, 1);
279}
280
281static void setup_iomux_uart(void)
282{
Tim Harvey02fb5922014-06-02 16:13:26 -0700283 SETUP_IOMUX_PADS(uart1_pads);
284 SETUP_IOMUX_PADS(uart2_pads);
Tim Harvey552c3582014-03-06 07:46:30 -0800285}
286
287#ifdef CONFIG_USB_EHCI_MX6
288iomux_v3_cfg_t const usb_pads[] = {
Tim Harvey26993362014-08-07 22:35:49 -0700289 IOMUX_PADS(PAD_GPIO_1__USB_OTG_ID | DIO_PAD_CFG),
290 IOMUX_PADS(PAD_KEY_COL4__USB_OTG_OC | DIO_PAD_CFG),
Tim Harvey02fb5922014-06-02 16:13:26 -0700291 /* OTG PWR */
Tim Harvey26993362014-08-07 22:35:49 -0700292 IOMUX_PADS(PAD_EIM_D22__GPIO3_IO22 | DIO_PAD_CFG),
Tim Harvey552c3582014-03-06 07:46:30 -0800293};
294
295int board_ehci_hcd_init(int port)
296{
297 struct ventana_board_info *info = &ventana_info;
298
Tim Harvey02fb5922014-06-02 16:13:26 -0700299 SETUP_IOMUX_PADS(usb_pads);
Tim Harvey552c3582014-03-06 07:46:30 -0800300
301 /* Reset USB HUB (present on GW54xx/GW53xx) */
302 switch (info->model[3]) {
303 case '3': /* GW53xx */
Tim Harvey50581832014-08-20 23:35:14 -0700304 case '5': /* GW552x */
Tim Harvey26993362014-08-07 22:35:49 -0700305 SETUP_IOMUX_PAD(PAD_GPIO_9__GPIO1_IO09 | DIO_PAD_CFG);
Tim Harvey552c3582014-03-06 07:46:30 -0800306 gpio_direction_output(IMX_GPIO_NR(1, 9), 0);
307 mdelay(2);
308 gpio_set_value(IMX_GPIO_NR(1, 9), 1);
309 break;
310 case '4': /* GW54xx */
Tim Harvey26993362014-08-07 22:35:49 -0700311 SETUP_IOMUX_PAD(PAD_SD1_DAT0__GPIO1_IO16 | DIO_PAD_CFG);
Tim Harvey552c3582014-03-06 07:46:30 -0800312 gpio_direction_output(IMX_GPIO_NR(1, 16), 0);
313 mdelay(2);
314 gpio_set_value(IMX_GPIO_NR(1, 16), 1);
315 break;
316 }
317
318 return 0;
319}
320
321int board_ehci_power(int port, int on)
322{
323 if (port)
324 return 0;
325 gpio_set_value(GP_USB_OTG_PWR, on);
326 return 0;
327}
328#endif /* CONFIG_USB_EHCI_MX6 */
329
330#ifdef CONFIG_FSL_ESDHC
331struct fsl_esdhc_cfg usdhc_cfg = { USDHC3_BASE_ADDR };
332
333int board_mmc_getcd(struct mmc *mmc)
334{
335 /* Card Detect */
336 gpio_direction_input(GP_SD3_CD);
337 return !gpio_get_value(GP_SD3_CD);
338}
339
340int board_mmc_init(bd_t *bis)
341{
342 /* Only one USDHC controller on Ventana */
Tim Harvey02fb5922014-06-02 16:13:26 -0700343 SETUP_IOMUX_PADS(usdhc3_pads);
Tim Harvey552c3582014-03-06 07:46:30 -0800344 usdhc_cfg.sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
345 usdhc_cfg.max_bus_width = 4;
346
347 return fsl_esdhc_initialize(bis, &usdhc_cfg);
348}
349#endif /* CONFIG_FSL_ESDHC */
350
351#ifdef CONFIG_MXC_SPI
352iomux_v3_cfg_t const ecspi1_pads[] = {
353 /* SS1 */
Tim Harvey02fb5922014-06-02 16:13:26 -0700354 IOMUX_PADS(PAD_EIM_D19__GPIO3_IO19 | MUX_PAD_CTRL(SPI_PAD_CTRL)),
355 IOMUX_PADS(PAD_EIM_D17__ECSPI1_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL)),
356 IOMUX_PADS(PAD_EIM_D18__ECSPI1_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL)),
357 IOMUX_PADS(PAD_EIM_D16__ECSPI1_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL)),
Tim Harvey552c3582014-03-06 07:46:30 -0800358};
359
Nikita Kiryanov00cd7382014-08-20 15:08:50 +0300360int board_spi_cs_gpio(unsigned bus, unsigned cs)
361{
362 return (bus == 0 && cs == 0) ? (IMX_GPIO_NR(3, 19)) : -1;
363}
364
Tim Harvey552c3582014-03-06 07:46:30 -0800365static void setup_spi(void)
366{
Nikita Kiryanov00cd7382014-08-20 15:08:50 +0300367 gpio_direction_output(IMX_GPIO_NR(3, 19), 1);
Tim Harvey02fb5922014-06-02 16:13:26 -0700368 SETUP_IOMUX_PADS(ecspi1_pads);
Tim Harvey552c3582014-03-06 07:46:30 -0800369}
370#endif
371
372/* configure eth0 PHY board-specific LED behavior */
373int board_phy_config(struct phy_device *phydev)
374{
375 unsigned short val;
376
377 /* Marvel 88E1510 */
378 if (phydev->phy_id == 0x1410dd1) {
379 /*
380 * Page 3, Register 16: LED[2:0] Function Control Register
381 * LED[0] (SPD:Amber) R16_3.3:0 to 0111: on-GbE link
382 * LED[1] (LNK:Green) R16_3.7:4 to 0001: on-link, blink-activity
383 */
384 phy_write(phydev, MDIO_DEVAD_NONE, 22, 3);
385 val = phy_read(phydev, MDIO_DEVAD_NONE, 16);
386 val &= 0xff00;
387 val |= 0x0017;
388 phy_write(phydev, MDIO_DEVAD_NONE, 16, val);
389 phy_write(phydev, MDIO_DEVAD_NONE, 22, 0);
390 }
391
392 if (phydev->drv->config)
393 phydev->drv->config(phydev);
394
395 return 0;
396}
397
398int board_eth_init(bd_t *bis)
399{
400 setup_iomux_enet();
401
402#ifdef CONFIG_FEC_MXC
Tim Harvey50581832014-08-20 23:35:14 -0700403 if (board_type != GW552x)
404 cpu_eth_init(bis);
Tim Harvey552c3582014-03-06 07:46:30 -0800405#endif
406
Tim Harvey472884d2015-04-08 12:54:32 -0700407#ifdef CONFIG_E1000
408 e1000_initialize(bis);
409#endif
410
Tim Harvey552c3582014-03-06 07:46:30 -0800411#ifdef CONFIG_CI_UDC
412 /* For otg ethernet*/
413 usb_eth_initialize(bis);
414#endif
415
Tim Harveyfc5ff942015-04-08 12:54:33 -0700416 /* default to the first detected enet dev */
417 if (!getenv("ethprime")) {
418 struct eth_device *dev = eth_get_dev_by_index(0);
419 if (dev) {
420 setenv("ethprime", dev->name);
421 printf("set ethprime to %s\n", getenv("ethprime"));
422 }
423 }
424
Tim Harvey552c3582014-03-06 07:46:30 -0800425 return 0;
426}
427
Tim Harveyfb64cc72014-04-25 15:39:07 -0700428#if defined(CONFIG_VIDEO_IPUV3)
429
430static void enable_hdmi(struct display_info_t const *dev)
431{
432 imx_enable_hdmi_phy();
433}
434
435static int detect_i2c(struct display_info_t const *dev)
436{
437 return i2c_set_bus_num(dev->bus) == 0 &&
438 i2c_probe(dev->addr) == 0;
439}
440
441static void enable_lvds(struct display_info_t const *dev)
442{
443 struct iomuxc *iomux = (struct iomuxc *)
444 IOMUXC_BASE_ADDR;
445
446 /* set CH0 data width to 24bit (IOMUXC_GPR2:5 0=18bit, 1=24bit) */
447 u32 reg = readl(&iomux->gpr[2]);
448 reg |= IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT;
449 writel(reg, &iomux->gpr[2]);
450
451 /* Enable Backlight */
Tim Harvey26993362014-08-07 22:35:49 -0700452 SETUP_IOMUX_PAD(PAD_SD1_CMD__GPIO1_IO18 | DIO_PAD_CFG);
Tim Harveyfb64cc72014-04-25 15:39:07 -0700453 gpio_direction_output(IMX_GPIO_NR(1, 18), 1);
454}
455
456struct display_info_t const displays[] = {{
457 /* HDMI Output */
458 .bus = -1,
459 .addr = 0,
460 .pixfmt = IPU_PIX_FMT_RGB24,
461 .detect = detect_hdmi,
462 .enable = enable_hdmi,
463 .mode = {
464 .name = "HDMI",
465 .refresh = 60,
466 .xres = 1024,
467 .yres = 768,
468 .pixclock = 15385,
469 .left_margin = 220,
470 .right_margin = 40,
471 .upper_margin = 21,
472 .lower_margin = 7,
473 .hsync_len = 60,
474 .vsync_len = 10,
475 .sync = FB_SYNC_EXT,
476 .vmode = FB_VMODE_NONINTERLACED
477} }, {
478 /* Freescale MXC-LVDS1: HannStar HSD100PXN1-A00 w/ egalx_ts cont */
479 .bus = 2,
480 .addr = 0x4,
481 .pixfmt = IPU_PIX_FMT_LVDS666,
482 .detect = detect_i2c,
483 .enable = enable_lvds,
484 .mode = {
485 .name = "Hannstar-XGA",
486 .refresh = 60,
487 .xres = 1024,
488 .yres = 768,
489 .pixclock = 15385,
490 .left_margin = 220,
491 .right_margin = 40,
492 .upper_margin = 21,
493 .lower_margin = 7,
494 .hsync_len = 60,
495 .vsync_len = 10,
496 .sync = FB_SYNC_EXT,
497 .vmode = FB_VMODE_NONINTERLACED
498} } };
499size_t display_count = ARRAY_SIZE(displays);
500
501static void setup_display(void)
502{
503 struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
504 struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
505 int reg;
506
507 enable_ipu_clock();
508 imx_setup_hdmi();
509 /* Turn on LDB0,IPU,IPU DI0 clocks */
510 reg = __raw_readl(&mxc_ccm->CCGR3);
511 reg |= MXC_CCM_CCGR3_LDB_DI0_MASK;
512 writel(reg, &mxc_ccm->CCGR3);
513
514 /* set LDB0, LDB1 clk select to 011/011 */
515 reg = readl(&mxc_ccm->cs2cdr);
516 reg &= ~(MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_MASK
517 |MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_MASK);
518 reg |= (3<<MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_OFFSET)
519 |(3<<MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_OFFSET);
520 writel(reg, &mxc_ccm->cs2cdr);
521
522 reg = readl(&mxc_ccm->cscmr2);
523 reg |= MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV;
524 writel(reg, &mxc_ccm->cscmr2);
525
526 reg = readl(&mxc_ccm->chsccdr);
527 reg |= (CHSCCDR_CLK_SEL_LDB_DI0
528 <<MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET);
529 writel(reg, &mxc_ccm->chsccdr);
530
531 reg = IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES
532 |IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_HIGH
533 |IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW
534 |IOMUXC_GPR2_BIT_MAPPING_CH1_SPWG
535 |IOMUXC_GPR2_DATA_WIDTH_CH1_18BIT
536 |IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG
537 |IOMUXC_GPR2_DATA_WIDTH_CH0_18BIT
538 |IOMUXC_GPR2_LVDS_CH1_MODE_DISABLED
539 |IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0;
540 writel(reg, &iomux->gpr[2]);
541
542 reg = readl(&iomux->gpr[3]);
543 reg = (reg & ~IOMUXC_GPR3_LVDS0_MUX_CTL_MASK)
544 | (IOMUXC_GPR3_MUX_SRC_IPU1_DI0
545 <<IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET);
546 writel(reg, &iomux->gpr[3]);
547
548 /* Backlight CABEN on LVDS connector */
Tim Harvey26993362014-08-07 22:35:49 -0700549 SETUP_IOMUX_PAD(PAD_SD2_CLK__GPIO1_IO10 | DIO_PAD_CFG);
Tim Harveyfb64cc72014-04-25 15:39:07 -0700550 gpio_direction_output(IMX_GPIO_NR(1, 10), 0);
551}
552#endif /* CONFIG_VIDEO_IPUV3 */
553
Tim Harvey552c3582014-03-06 07:46:30 -0800554/*
555 * Baseboard specific GPIO
556 */
557
558/* common to add baseboards */
559static iomux_v3_cfg_t const gw_gpio_pads[] = {
560 /* MSATA_EN */
Tim Harvey26993362014-08-07 22:35:49 -0700561 IOMUX_PADS(PAD_SD4_DAT0__GPIO2_IO08 | DIO_PAD_CFG),
Tim Harvey552c3582014-03-06 07:46:30 -0800562 /* RS232_EN# */
Tim Harvey26993362014-08-07 22:35:49 -0700563 IOMUX_PADS(PAD_SD4_DAT3__GPIO2_IO11 | DIO_PAD_CFG),
Tim Harvey552c3582014-03-06 07:46:30 -0800564};
565
566/* prototype */
567static iomux_v3_cfg_t const gwproto_gpio_pads[] = {
568 /* PANLEDG# */
Tim Harvey26993362014-08-07 22:35:49 -0700569 IOMUX_PADS(PAD_KEY_COL0__GPIO4_IO06 | DIO_PAD_CFG),
Tim Harvey552c3582014-03-06 07:46:30 -0800570 /* PANLEDR# */
Tim Harvey26993362014-08-07 22:35:49 -0700571 IOMUX_PADS(PAD_KEY_ROW0__GPIO4_IO07 | DIO_PAD_CFG),
Tim Harvey552c3582014-03-06 07:46:30 -0800572 /* LOCLED# */
Tim Harvey26993362014-08-07 22:35:49 -0700573 IOMUX_PADS(PAD_KEY_ROW4__GPIO4_IO15 | DIO_PAD_CFG),
Tim Harvey552c3582014-03-06 07:46:30 -0800574 /* RS485_EN */
Tim Harvey26993362014-08-07 22:35:49 -0700575 IOMUX_PADS(PAD_SD3_DAT4__GPIO7_IO01 | DIO_PAD_CFG),
Tim Harvey552c3582014-03-06 07:46:30 -0800576 /* IOEXP_PWREN# */
Tim Harvey26993362014-08-07 22:35:49 -0700577 IOMUX_PADS(PAD_EIM_A19__GPIO2_IO19 | DIO_PAD_CFG),
Tim Harvey552c3582014-03-06 07:46:30 -0800578 /* IOEXP_IRQ# */
Tim Harvey26993362014-08-07 22:35:49 -0700579 IOMUX_PADS(PAD_EIM_A20__GPIO2_IO18 | MUX_PAD_CTRL(IRQ_PAD_CTRL)),
Tim Harvey552c3582014-03-06 07:46:30 -0800580 /* VID_EN */
Tim Harvey26993362014-08-07 22:35:49 -0700581 IOMUX_PADS(PAD_EIM_D31__GPIO3_IO31 | DIO_PAD_CFG),
Tim Harvey552c3582014-03-06 07:46:30 -0800582 /* DIOI2C_DIS# */
Tim Harvey26993362014-08-07 22:35:49 -0700583 IOMUX_PADS(PAD_GPIO_19__GPIO4_IO05 | DIO_PAD_CFG),
Tim Harvey552c3582014-03-06 07:46:30 -0800584 /* PCICK_SSON */
Tim Harvey26993362014-08-07 22:35:49 -0700585 IOMUX_PADS(PAD_SD1_CLK__GPIO1_IO20 | DIO_PAD_CFG),
Tim Harvey552c3582014-03-06 07:46:30 -0800586 /* PCI_RST# */
Tim Harvey26993362014-08-07 22:35:49 -0700587 IOMUX_PADS(PAD_ENET_TXD1__GPIO1_IO29 | DIO_PAD_CFG),
Tim Harvey552c3582014-03-06 07:46:30 -0800588};
589
590static iomux_v3_cfg_t const gw51xx_gpio_pads[] = {
591 /* PANLEDG# */
Tim Harvey26993362014-08-07 22:35:49 -0700592 IOMUX_PADS(PAD_KEY_COL0__GPIO4_IO06 | DIO_PAD_CFG),
Tim Harvey552c3582014-03-06 07:46:30 -0800593 /* PANLEDR# */
Tim Harvey26993362014-08-07 22:35:49 -0700594 IOMUX_PADS(PAD_KEY_ROW0__GPIO4_IO07 | DIO_PAD_CFG),
Tim Harvey552c3582014-03-06 07:46:30 -0800595 /* IOEXP_PWREN# */
Tim Harvey26993362014-08-07 22:35:49 -0700596 IOMUX_PADS(PAD_EIM_A19__GPIO2_IO19 | DIO_PAD_CFG),
Tim Harvey552c3582014-03-06 07:46:30 -0800597 /* IOEXP_IRQ# */
Tim Harvey26993362014-08-07 22:35:49 -0700598 IOMUX_PADS(PAD_EIM_A20__GPIO2_IO18 | MUX_PAD_CTRL(IRQ_PAD_CTRL)),
Tim Harvey552c3582014-03-06 07:46:30 -0800599
600 /* GPS_SHDN */
Tim Harvey26993362014-08-07 22:35:49 -0700601 IOMUX_PADS(PAD_GPIO_2__GPIO1_IO02 | DIO_PAD_CFG),
Tim Harvey552c3582014-03-06 07:46:30 -0800602 /* VID_PWR */
Tim Harvey26993362014-08-07 22:35:49 -0700603 IOMUX_PADS(PAD_CSI0_DATA_EN__GPIO5_IO20 | DIO_PAD_CFG),
Tim Harvey552c3582014-03-06 07:46:30 -0800604 /* PCI_RST# */
Tim Harvey26993362014-08-07 22:35:49 -0700605 IOMUX_PADS(PAD_GPIO_0__GPIO1_IO00 | DIO_PAD_CFG),
Tim Harveyb6eb1d52014-08-07 22:35:50 -0700606 /* PCIESKT_WDIS# */
607 IOMUX_PADS(PAD_GPIO_17__GPIO7_IO12 | DIO_PAD_CFG),
Tim Harvey552c3582014-03-06 07:46:30 -0800608};
609
610static iomux_v3_cfg_t const gw52xx_gpio_pads[] = {
611 /* PANLEDG# */
Tim Harvey26993362014-08-07 22:35:49 -0700612 IOMUX_PADS(PAD_KEY_COL0__GPIO4_IO06 | DIO_PAD_CFG),
Tim Harvey552c3582014-03-06 07:46:30 -0800613 /* PANLEDR# */
Tim Harvey26993362014-08-07 22:35:49 -0700614 IOMUX_PADS(PAD_KEY_ROW0__GPIO4_IO07 | DIO_PAD_CFG),
Tim Harvey552c3582014-03-06 07:46:30 -0800615 /* IOEXP_PWREN# */
Tim Harvey26993362014-08-07 22:35:49 -0700616 IOMUX_PADS(PAD_EIM_A19__GPIO2_IO19 | DIO_PAD_CFG),
Tim Harvey552c3582014-03-06 07:46:30 -0800617 /* IOEXP_IRQ# */
Tim Harvey26993362014-08-07 22:35:49 -0700618 IOMUX_PADS(PAD_EIM_A20__GPIO2_IO18 | MUX_PAD_CTRL(IRQ_PAD_CTRL)),
Tim Harvey552c3582014-03-06 07:46:30 -0800619
620 /* MX6_LOCLED# */
Tim Harvey26993362014-08-07 22:35:49 -0700621 IOMUX_PADS(PAD_KEY_ROW4__GPIO4_IO15 | DIO_PAD_CFG),
Tim Harvey552c3582014-03-06 07:46:30 -0800622 /* GPS_SHDN */
Tim Harvey26993362014-08-07 22:35:49 -0700623 IOMUX_PADS(PAD_ENET_RXD0__GPIO1_IO27 | DIO_PAD_CFG),
Tim Harvey552c3582014-03-06 07:46:30 -0800624 /* USBOTG_SEL */
Tim Harvey26993362014-08-07 22:35:49 -0700625 IOMUX_PADS(PAD_GPIO_2__GPIO1_IO02 | DIO_PAD_CFG),
Tim Harvey552c3582014-03-06 07:46:30 -0800626 /* VID_PWR */
Tim Harvey26993362014-08-07 22:35:49 -0700627 IOMUX_PADS(PAD_EIM_D31__GPIO3_IO31 | DIO_PAD_CFG),
Tim Harvey552c3582014-03-06 07:46:30 -0800628 /* PCI_RST# */
Tim Harvey26993362014-08-07 22:35:49 -0700629 IOMUX_PADS(PAD_ENET_TXD1__GPIO1_IO29 | DIO_PAD_CFG),
Tim Harveyb6eb1d52014-08-07 22:35:50 -0700630 /* PCIESKT_WDIS# */
631 IOMUX_PADS(PAD_GPIO_17__GPIO7_IO12 | DIO_PAD_CFG),
Tim Harvey552c3582014-03-06 07:46:30 -0800632};
633
634static iomux_v3_cfg_t const gw53xx_gpio_pads[] = {
635 /* PANLEDG# */
Tim Harvey26993362014-08-07 22:35:49 -0700636 IOMUX_PADS(PAD_KEY_COL0__GPIO4_IO06 | DIO_PAD_CFG),
Tim Harvey552c3582014-03-06 07:46:30 -0800637 /* PANLEDR# */
Tim Harvey26993362014-08-07 22:35:49 -0700638 IOMUX_PADS(PAD_KEY_ROW0__GPIO4_IO07 | DIO_PAD_CFG),
Tim Harvey50581832014-08-20 23:35:14 -0700639 /* MX6_LOCLED# */
640 IOMUX_PADS(PAD_KEY_ROW4__GPIO4_IO15 | DIO_PAD_CFG),
Tim Harvey552c3582014-03-06 07:46:30 -0800641 /* IOEXP_PWREN# */
Tim Harvey26993362014-08-07 22:35:49 -0700642 IOMUX_PADS(PAD_EIM_A19__GPIO2_IO19 | DIO_PAD_CFG),
Tim Harvey552c3582014-03-06 07:46:30 -0800643 /* IOEXP_IRQ# */
Tim Harvey26993362014-08-07 22:35:49 -0700644 IOMUX_PADS(PAD_EIM_A20__GPIO2_IO18 | MUX_PAD_CTRL(IRQ_PAD_CTRL)),
Tim Harvey2722ac32014-08-07 22:35:48 -0700645 /* DIOI2C_DIS# */
Tim Harvey26993362014-08-07 22:35:49 -0700646 IOMUX_PADS(PAD_GPIO_19__GPIO4_IO05 | DIO_PAD_CFG),
Tim Harvey552c3582014-03-06 07:46:30 -0800647 /* GPS_SHDN */
Tim Harvey26993362014-08-07 22:35:49 -0700648 IOMUX_PADS(PAD_ENET_RXD0__GPIO1_IO27 | DIO_PAD_CFG),
Tim Harvey552c3582014-03-06 07:46:30 -0800649 /* VID_EN */
Tim Harvey26993362014-08-07 22:35:49 -0700650 IOMUX_PADS(PAD_EIM_D31__GPIO3_IO31 | DIO_PAD_CFG),
Tim Harvey552c3582014-03-06 07:46:30 -0800651 /* PCI_RST# */
Tim Harvey26993362014-08-07 22:35:49 -0700652 IOMUX_PADS(PAD_ENET_TXD1__GPIO1_IO29 | DIO_PAD_CFG),
Tim Harveyb6eb1d52014-08-07 22:35:50 -0700653 /* PCIESKT_WDIS# */
654 IOMUX_PADS(PAD_GPIO_17__GPIO7_IO12 | DIO_PAD_CFG),
Tim Harvey552c3582014-03-06 07:46:30 -0800655};
656
657static iomux_v3_cfg_t const gw54xx_gpio_pads[] = {
658 /* PANLEDG# */
Tim Harvey26993362014-08-07 22:35:49 -0700659 IOMUX_PADS(PAD_KEY_COL0__GPIO4_IO06 | DIO_PAD_CFG),
Tim Harvey552c3582014-03-06 07:46:30 -0800660 /* PANLEDR# */
Tim Harvey26993362014-08-07 22:35:49 -0700661 IOMUX_PADS(PAD_KEY_COL2__GPIO4_IO10 | DIO_PAD_CFG),
Tim Harvey552c3582014-03-06 07:46:30 -0800662 /* MX6_LOCLED# */
Tim Harvey26993362014-08-07 22:35:49 -0700663 IOMUX_PADS(PAD_KEY_ROW4__GPIO4_IO15 | DIO_PAD_CFG),
Tim Harvey552c3582014-03-06 07:46:30 -0800664 /* MIPI_DIO */
Tim Harvey26993362014-08-07 22:35:49 -0700665 IOMUX_PADS(PAD_SD1_DAT3__GPIO1_IO21 | DIO_PAD_CFG),
Tim Harvey552c3582014-03-06 07:46:30 -0800666 /* RS485_EN */
Tim Harvey26993362014-08-07 22:35:49 -0700667 IOMUX_PADS(PAD_EIM_D24__GPIO3_IO24 | DIO_PAD_CFG),
Tim Harvey552c3582014-03-06 07:46:30 -0800668 /* IOEXP_PWREN# */
Tim Harvey26993362014-08-07 22:35:49 -0700669 IOMUX_PADS(PAD_KEY_ROW0__GPIO4_IO07 | DIO_PAD_CFG),
Tim Harvey552c3582014-03-06 07:46:30 -0800670 /* IOEXP_IRQ# */
Tim Harvey26993362014-08-07 22:35:49 -0700671 IOMUX_PADS(PAD_KEY_ROW1__GPIO4_IO09 | MUX_PAD_CTRL(IRQ_PAD_CTRL)),
Tim Harvey552c3582014-03-06 07:46:30 -0800672 /* DIOI2C_DIS# */
Tim Harvey26993362014-08-07 22:35:49 -0700673 IOMUX_PADS(PAD_GPIO_19__GPIO4_IO05 | DIO_PAD_CFG),
Tim Harvey552c3582014-03-06 07:46:30 -0800674 /* PCI_RST# */
Tim Harvey26993362014-08-07 22:35:49 -0700675 IOMUX_PADS(PAD_ENET_TXD1__GPIO1_IO29 | DIO_PAD_CFG),
Tim Harveyde1ef8e2014-08-07 22:35:46 -0700676 /* VID_EN */
Tim Harvey26993362014-08-07 22:35:49 -0700677 IOMUX_PADS(PAD_EIM_D31__GPIO3_IO31 | DIO_PAD_CFG),
Tim Harveyb6eb1d52014-08-07 22:35:50 -0700678 /* PCIESKT_WDIS# */
679 IOMUX_PADS(PAD_DISP0_DAT23__GPIO5_IO17 | DIO_PAD_CFG),
Tim Harvey552c3582014-03-06 07:46:30 -0800680};
681
Tim Harvey50581832014-08-20 23:35:14 -0700682static iomux_v3_cfg_t const gw552x_gpio_pads[] = {
683 /* PANLEDG# */
684 IOMUX_PADS(PAD_KEY_COL0__GPIO4_IO06 | DIO_PAD_CFG),
685 /* PANLEDR# */
686 IOMUX_PADS(PAD_KEY_ROW0__GPIO4_IO07 | DIO_PAD_CFG),
687 /* MX6_LOCLED# */
688 IOMUX_PADS(PAD_KEY_ROW4__GPIO4_IO15 | DIO_PAD_CFG),
689 /* PCI_RST# */
690 IOMUX_PADS(PAD_ENET_TXD1__GPIO1_IO29 | DIO_PAD_CFG),
691 /* MX6_DIO[4:9] */
692 IOMUX_PADS(PAD_CSI0_PIXCLK__GPIO5_IO18 | DIO_PAD_CFG),
693 IOMUX_PADS(PAD_CSI0_DATA_EN__GPIO5_IO20 | DIO_PAD_CFG),
694 IOMUX_PADS(PAD_CSI0_VSYNC__GPIO5_IO21 | DIO_PAD_CFG),
695 IOMUX_PADS(PAD_CSI0_DAT4__GPIO5_IO22 | DIO_PAD_CFG),
696 IOMUX_PADS(PAD_CSI0_DAT5__GPIO5_IO23 | DIO_PAD_CFG),
697 IOMUX_PADS(PAD_CSI0_DAT7__GPIO5_IO25 | DIO_PAD_CFG),
698 /* PCIEGBE1_OFF# */
699 IOMUX_PADS(PAD_GPIO_1__GPIO1_IO01 | DIO_PAD_CFG),
700 /* PCIEGBE2_OFF# */
701 IOMUX_PADS(PAD_GPIO_2__GPIO1_IO02 | DIO_PAD_CFG),
702 /* PCIESKT_WDIS# */
703 IOMUX_PADS(PAD_GPIO_17__GPIO7_IO12 | DIO_PAD_CFG),
704};
705
Tim Harvey552c3582014-03-06 07:46:30 -0800706/*
707 * each baseboard has 4 user configurable Digital IO lines which can
708 * be pinmuxed as a GPIO or in some cases a PWM
709 */
710struct dio_cfg {
Tim Harvey02fb5922014-06-02 16:13:26 -0700711 iomux_v3_cfg_t gpio_padmux[2];
Tim Harvey552c3582014-03-06 07:46:30 -0800712 unsigned gpio_param;
Tim Harvey02fb5922014-06-02 16:13:26 -0700713 iomux_v3_cfg_t pwm_padmux[2];
Tim Harvey552c3582014-03-06 07:46:30 -0800714 unsigned pwm_param;
715};
716
717struct ventana {
718 /* pinmux */
719 iomux_v3_cfg_t const *gpio_pads;
720 int num_pads;
721 /* DIO pinmux/val */
722 struct dio_cfg dio_cfg[4];
723 /* various gpios (0 if non-existent) */
724 int leds[3];
725 int pcie_rst;
726 int mezz_pwren;
727 int mezz_irq;
728 int rs485en;
729 int gps_shdn;
730 int vidin_en;
731 int dioi2c_en;
732 int pcie_sson;
733 int usb_sel;
Tim Harveyb6eb1d52014-08-07 22:35:50 -0700734 int wdis;
Tim Harvey552c3582014-03-06 07:46:30 -0800735};
736
737struct ventana gpio_cfg[] = {
738 /* GW5400proto */
739 {
740 .gpio_pads = gw54xx_gpio_pads,
Tim Harvey02fb5922014-06-02 16:13:26 -0700741 .num_pads = ARRAY_SIZE(gw54xx_gpio_pads)/2,
Tim Harvey552c3582014-03-06 07:46:30 -0800742 .dio_cfg = {
Tim Harvey02fb5922014-06-02 16:13:26 -0700743 {
744 { IOMUX_PADS(PAD_GPIO_9__GPIO1_IO09) },
745 IMX_GPIO_NR(1, 9),
746 { IOMUX_PADS(PAD_GPIO_9__PWM1_OUT) },
747 1
748 },
749 {
750 { IOMUX_PADS(PAD_SD1_DAT2__GPIO1_IO19) },
751 IMX_GPIO_NR(1, 19),
752 { IOMUX_PADS(PAD_SD1_DAT2__PWM2_OUT) },
753 2
754 },
755 {
756 { IOMUX_PADS(PAD_SD4_DAT1__GPIO2_IO09) },
757 IMX_GPIO_NR(2, 9),
758 { IOMUX_PADS(PAD_SD4_DAT1__PWM3_OUT) },
759 3
760 },
761 {
762 { IOMUX_PADS(PAD_SD4_DAT2__GPIO2_IO10) },
763 IMX_GPIO_NR(2, 10),
764 { IOMUX_PADS(PAD_SD4_DAT2__PWM4_OUT) },
765 4
766 },
Tim Harvey552c3582014-03-06 07:46:30 -0800767 },
768 .leds = {
769 IMX_GPIO_NR(4, 6),
770 IMX_GPIO_NR(4, 10),
771 IMX_GPIO_NR(4, 15),
772 },
773 .pcie_rst = IMX_GPIO_NR(1, 29),
774 .mezz_pwren = IMX_GPIO_NR(4, 7),
775 .mezz_irq = IMX_GPIO_NR(4, 9),
776 .rs485en = IMX_GPIO_NR(3, 24),
777 .dioi2c_en = IMX_GPIO_NR(4, 5),
778 .pcie_sson = IMX_GPIO_NR(1, 20),
779 },
780
781 /* GW51xx */
782 {
783 .gpio_pads = gw51xx_gpio_pads,
Tim Harvey02fb5922014-06-02 16:13:26 -0700784 .num_pads = ARRAY_SIZE(gw51xx_gpio_pads)/2,
Tim Harvey552c3582014-03-06 07:46:30 -0800785 .dio_cfg = {
Tim Harvey02fb5922014-06-02 16:13:26 -0700786 {
787 { IOMUX_PADS(PAD_SD1_DAT0__GPIO1_IO16) },
788 IMX_GPIO_NR(1, 16),
789 { 0, 0 },
790 0
791 },
792 {
793 { IOMUX_PADS(PAD_SD1_DAT2__GPIO1_IO19) },
794 IMX_GPIO_NR(1, 19),
795 { IOMUX_PADS(PAD_SD1_DAT2__PWM2_OUT) },
796 2
797 },
798 {
799 { IOMUX_PADS(PAD_SD1_DAT1__GPIO1_IO17) },
800 IMX_GPIO_NR(1, 17),
801 { IOMUX_PADS(PAD_SD1_DAT1__PWM3_OUT) },
802 3
803 },
804 {
805 { IOMUX_PADS(PAD_SD1_CMD__GPIO1_IO18) },
806 IMX_GPIO_NR(1, 18),
807 { IOMUX_PADS(PAD_SD1_CMD__PWM4_OUT) },
808 4
809 },
Tim Harvey552c3582014-03-06 07:46:30 -0800810 },
811 .leds = {
812 IMX_GPIO_NR(4, 6),
813 IMX_GPIO_NR(4, 10),
814 },
815 .pcie_rst = IMX_GPIO_NR(1, 0),
816 .mezz_pwren = IMX_GPIO_NR(2, 19),
817 .mezz_irq = IMX_GPIO_NR(2, 18),
818 .gps_shdn = IMX_GPIO_NR(1, 2),
819 .vidin_en = IMX_GPIO_NR(5, 20),
Tim Harveyb6eb1d52014-08-07 22:35:50 -0700820 .wdis = IMX_GPIO_NR(7, 12),
Tim Harvey552c3582014-03-06 07:46:30 -0800821 },
822
823 /* GW52xx */
824 {
825 .gpio_pads = gw52xx_gpio_pads,
Tim Harvey02fb5922014-06-02 16:13:26 -0700826 .num_pads = ARRAY_SIZE(gw52xx_gpio_pads)/2,
Tim Harvey552c3582014-03-06 07:46:30 -0800827 .dio_cfg = {
Tim Harvey02fb5922014-06-02 16:13:26 -0700828 {
829 { IOMUX_PADS(PAD_SD1_DAT0__GPIO1_IO16) },
830 IMX_GPIO_NR(1, 16),
831 { 0, 0 },
832 0
833 },
834 {
835 { IOMUX_PADS(PAD_SD1_DAT2__GPIO1_IO19) },
836 IMX_GPIO_NR(1, 19),
837 { IOMUX_PADS(PAD_SD1_DAT2__PWM2_OUT) },
838 2
839 },
840 {
841 { IOMUX_PADS(PAD_SD1_DAT1__GPIO1_IO17) },
842 IMX_GPIO_NR(1, 17),
843 { IOMUX_PADS(PAD_SD1_DAT1__PWM3_OUT) },
844 3
845 },
846 {
847 { IOMUX_PADS(PAD_SD1_CLK__GPIO1_IO20) },
848 IMX_GPIO_NR(1, 20),
849 { 0, 0 },
850 0
851 },
Tim Harvey552c3582014-03-06 07:46:30 -0800852 },
853 .leds = {
854 IMX_GPIO_NR(4, 6),
855 IMX_GPIO_NR(4, 7),
856 IMX_GPIO_NR(4, 15),
857 },
858 .pcie_rst = IMX_GPIO_NR(1, 29),
859 .mezz_pwren = IMX_GPIO_NR(2, 19),
860 .mezz_irq = IMX_GPIO_NR(2, 18),
861 .gps_shdn = IMX_GPIO_NR(1, 27),
862 .vidin_en = IMX_GPIO_NR(3, 31),
863 .usb_sel = IMX_GPIO_NR(1, 2),
Tim Harveyb6eb1d52014-08-07 22:35:50 -0700864 .wdis = IMX_GPIO_NR(7, 12),
Tim Harvey552c3582014-03-06 07:46:30 -0800865 },
866
867 /* GW53xx */
868 {
869 .gpio_pads = gw53xx_gpio_pads,
Tim Harvey02fb5922014-06-02 16:13:26 -0700870 .num_pads = ARRAY_SIZE(gw53xx_gpio_pads)/2,
Tim Harvey552c3582014-03-06 07:46:30 -0800871 .dio_cfg = {
Tim Harvey02fb5922014-06-02 16:13:26 -0700872 {
873 { IOMUX_PADS(PAD_SD1_DAT0__GPIO1_IO16) },
874 IMX_GPIO_NR(1, 16),
875 { 0, 0 },
876 0
877 },
878 {
879 { IOMUX_PADS(PAD_SD1_DAT2__GPIO1_IO19) },
880 IMX_GPIO_NR(1, 19),
881 { IOMUX_PADS(PAD_SD1_DAT2__PWM2_OUT) },
882 2
883 },
884 {
885 { IOMUX_PADS(PAD_SD1_DAT1__GPIO1_IO17) },
886 IMX_GPIO_NR(1, 17),
887 { IOMUX_PADS(PAD_SD1_DAT1__PWM3_OUT) },
888 3
889 },
890 {
891 {IOMUX_PADS(PAD_SD1_CLK__GPIO1_IO20) },
892 IMX_GPIO_NR(1, 20),
893 { 0, 0 },
894 0
895 },
Tim Harvey552c3582014-03-06 07:46:30 -0800896 },
897 .leds = {
898 IMX_GPIO_NR(4, 6),
899 IMX_GPIO_NR(4, 7),
900 IMX_GPIO_NR(4, 15),
901 },
902 .pcie_rst = IMX_GPIO_NR(1, 29),
903 .mezz_pwren = IMX_GPIO_NR(2, 19),
904 .mezz_irq = IMX_GPIO_NR(2, 18),
905 .gps_shdn = IMX_GPIO_NR(1, 27),
906 .vidin_en = IMX_GPIO_NR(3, 31),
Tim Harveyb6eb1d52014-08-07 22:35:50 -0700907 .wdis = IMX_GPIO_NR(7, 12),
Tim Harvey552c3582014-03-06 07:46:30 -0800908 },
909
910 /* GW54xx */
911 {
912 .gpio_pads = gw54xx_gpio_pads,
Tim Harvey02fb5922014-06-02 16:13:26 -0700913 .num_pads = ARRAY_SIZE(gw54xx_gpio_pads)/2,
Tim Harvey552c3582014-03-06 07:46:30 -0800914 .dio_cfg = {
Tim Harvey02fb5922014-06-02 16:13:26 -0700915 {
916 { IOMUX_PADS(PAD_GPIO_9__GPIO1_IO09) },
917 IMX_GPIO_NR(1, 9),
918 { IOMUX_PADS(PAD_GPIO_9__PWM1_OUT) },
919 1
920 },
921 {
922 { IOMUX_PADS(PAD_SD1_DAT2__GPIO1_IO19) },
923 IMX_GPIO_NR(1, 19),
924 { IOMUX_PADS(PAD_SD1_DAT2__PWM2_OUT) },
925 2
926 },
927 {
928 { IOMUX_PADS(PAD_SD4_DAT1__GPIO2_IO09) },
929 IMX_GPIO_NR(2, 9),
930 { IOMUX_PADS(PAD_SD4_DAT1__PWM3_OUT) },
931 3
932 },
933 {
934 { IOMUX_PADS(PAD_SD4_DAT2__GPIO2_IO10) },
935 IMX_GPIO_NR(2, 10),
936 { IOMUX_PADS(PAD_SD4_DAT2__PWM4_OUT) },
937 4
938 },
Tim Harvey552c3582014-03-06 07:46:30 -0800939 },
940 .leds = {
941 IMX_GPIO_NR(4, 6),
942 IMX_GPIO_NR(4, 7),
943 IMX_GPIO_NR(4, 15),
944 },
945 .pcie_rst = IMX_GPIO_NR(1, 29),
946 .mezz_pwren = IMX_GPIO_NR(2, 19),
947 .mezz_irq = IMX_GPIO_NR(2, 18),
948 .rs485en = IMX_GPIO_NR(7, 1),
949 .vidin_en = IMX_GPIO_NR(3, 31),
950 .dioi2c_en = IMX_GPIO_NR(4, 5),
951 .pcie_sson = IMX_GPIO_NR(1, 20),
Tim Harveyb6eb1d52014-08-07 22:35:50 -0700952 .wdis = IMX_GPIO_NR(5, 17),
Tim Harvey552c3582014-03-06 07:46:30 -0800953 },
Tim Harvey50581832014-08-20 23:35:14 -0700954
955 /* GW552x */
956 {
957 .gpio_pads = gw552x_gpio_pads,
958 .num_pads = ARRAY_SIZE(gw552x_gpio_pads)/2,
959 .dio_cfg = {
960 {
961 { IOMUX_PADS(PAD_SD1_DAT0__GPIO1_IO16) },
962 IMX_GPIO_NR(1, 16),
963 { 0, 0 },
964 0
965 },
966 {
967 { IOMUX_PADS(PAD_SD1_DAT2__GPIO1_IO19) },
968 IMX_GPIO_NR(1, 19),
969 { IOMUX_PADS(PAD_SD1_DAT2__PWM2_OUT) },
970 2
971 },
972 {
973 { IOMUX_PADS(PAD_SD1_DAT1__GPIO1_IO17) },
974 IMX_GPIO_NR(1, 17),
975 { IOMUX_PADS(PAD_SD1_DAT1__PWM3_OUT) },
976 3
977 },
978 {
979 { IOMUX_PADS(PAD_SD1_CLK__GPIO1_IO20) },
980 IMX_GPIO_NR(2, 10),
981 { 0, 0 },
982 0
983 },
984 },
985 .leds = {
986 IMX_GPIO_NR(4, 6),
987 IMX_GPIO_NR(4, 7),
988 IMX_GPIO_NR(4, 15),
989 },
990 .pcie_rst = IMX_GPIO_NR(1, 29),
991 },
Tim Harvey552c3582014-03-06 07:46:30 -0800992};
993
Tim Harvey0dff16f2014-05-05 08:22:25 -0700994/* setup board specific PMIC */
995int power_init_board(void)
996{
997 struct pmic *p;
998 u32 reg;
999
1000 /* configure PFUZE100 PMIC */
1001 if (board_type == GW54xx || board_type == GW54proto) {
Tim Harvey0da2c522014-08-07 22:35:45 -07001002 power_pfuze100_init(CONFIG_I2C_PMIC);
Fabio Estevamb96df4f2014-08-01 08:50:03 -03001003 p = pmic_get("PFUZE100");
Tim Harvey0dff16f2014-05-05 08:22:25 -07001004 if (p && !pmic_probe(p)) {
1005 pmic_reg_read(p, PFUZE100_DEVICEID, &reg);
1006 printf("PMIC: PFUZE100 ID=0x%02x\n", reg);
1007
1008 /* Set VGEN1 to 1.5V and enable */
1009 pmic_reg_read(p, PFUZE100_VGEN1VOL, &reg);
1010 reg &= ~(LDO_VOL_MASK);
1011 reg |= (LDOA_1_50V | LDO_EN);
1012 pmic_reg_write(p, PFUZE100_VGEN1VOL, reg);
1013
1014 /* Set SWBST to 5.0V and enable */
1015 pmic_reg_read(p, PFUZE100_SWBSTCON1, &reg);
1016 reg &= ~(SWBST_MODE_MASK | SWBST_VOL_MASK);
1017 reg |= (SWBST_5_00V | SWBST_MODE_AUTO);
1018 pmic_reg_write(p, PFUZE100_SWBSTCON1, reg);
1019 }
1020 }
1021
1022 /* configure LTC3676 PMIC */
1023 else {
Tim Harvey0da2c522014-08-07 22:35:45 -07001024 power_ltc3676_init(CONFIG_I2C_PMIC);
Tim Harvey0dff16f2014-05-05 08:22:25 -07001025 p = pmic_get("LTC3676_PMIC");
1026 if (p && !pmic_probe(p)) {
1027 puts("PMIC: LTC3676\n");
1028 /* set board-specific scalar to 1225mV for IMX6Q@1GHz */
1029 if (is_cpu_type(MXC_CPU_MX6Q)) {
1030 /* mask PGOOD during SW1 transition */
1031 reg = 0x1d | LTC3676_PGOOD_MASK;
1032 pmic_reg_write(p, LTC3676_DVB1B, reg);
1033 /* set SW1 (VDD_SOC) to 1259mV */
1034 reg = 0x1d;
1035 pmic_reg_write(p, LTC3676_DVB1A, reg);
1036
1037 /* mask PGOOD during SW3 transition */
1038 reg = 0x1d | LTC3676_PGOOD_MASK;
1039 pmic_reg_write(p, LTC3676_DVB3B, reg);
1040 /*set SW3 (VDD_ARM) to 1259mV */
1041 reg = 0x1d;
1042 pmic_reg_write(p, LTC3676_DVB3A, reg);
1043 }
1044 }
1045 }
1046
1047 return 0;
1048}
1049
Tim Harvey552c3582014-03-06 07:46:30 -08001050/* setup GPIO pinmux and default configuration per baseboard */
1051static void setup_board_gpio(int board)
1052{
1053 struct ventana_board_info *info = &ventana_info;
1054 const char *s;
1055 char arg[10];
1056 size_t len;
1057 int i;
1058 int quiet = simple_strtol(getenv("quiet"), NULL, 10);
1059
1060 if (board >= GW_UNKNOWN)
1061 return;
1062
1063 /* RS232_EN# */
1064 gpio_direction_output(GP_RS232_EN, (hwconfig("rs232")) ? 0 : 1);
1065
1066 /* MSATA Enable */
1067 if (is_cpu_type(MXC_CPU_MX6Q) &&
1068 test_bit(EECONFIG_SATA, info->config)) {
1069 gpio_direction_output(GP_MSATA_SEL,
1070 (hwconfig("msata")) ? 1 : 0);
1071 } else {
1072 gpio_direction_output(GP_MSATA_SEL, 0);
1073 }
1074
Tim Harvey6b0efae2014-08-07 22:35:51 -07001075#if !defined(CONFIG_CMD_PCI)
1076 /* assert PCI_RST# (released by OS when clock is valid) */
Tim Harvey552c3582014-03-06 07:46:30 -08001077 gpio_direction_output(gpio_cfg[board].pcie_rst, 0);
Tim Harvey6b0efae2014-08-07 22:35:51 -07001078#endif
Tim Harvey552c3582014-03-06 07:46:30 -08001079
1080 /* turn off (active-high) user LED's */
Thierry Reding7fcdf282014-08-22 09:46:35 +02001081 for (i = 0; i < ARRAY_SIZE(gpio_cfg[board].leds); i++) {
Tim Harvey552c3582014-03-06 07:46:30 -08001082 if (gpio_cfg[board].leds[i])
1083 gpio_direction_output(gpio_cfg[board].leds[i], 1);
1084 }
1085
1086 /* Expansion Mezzanine IO */
Tim Harvey50581832014-08-20 23:35:14 -07001087 if (gpio_cfg[board].mezz_pwren)
1088 gpio_direction_output(gpio_cfg[board].mezz_pwren, 0);
1089 if (gpio_cfg[board].mezz_irq)
1090 gpio_direction_input(gpio_cfg[board].mezz_irq);
Tim Harvey552c3582014-03-06 07:46:30 -08001091
1092 /* RS485 Transmit Enable */
1093 if (gpio_cfg[board].rs485en)
1094 gpio_direction_output(gpio_cfg[board].rs485en, 0);
1095
1096 /* GPS_SHDN */
1097 if (gpio_cfg[board].gps_shdn)
1098 gpio_direction_output(gpio_cfg[board].gps_shdn, 1);
1099
1100 /* Analog video codec power enable */
1101 if (gpio_cfg[board].vidin_en)
1102 gpio_direction_output(gpio_cfg[board].vidin_en, 1);
1103
1104 /* DIOI2C_DIS# */
1105 if (gpio_cfg[board].dioi2c_en)
1106 gpio_direction_output(gpio_cfg[board].dioi2c_en, 0);
1107
1108 /* PCICK_SSON: disable spread-spectrum clock */
1109 if (gpio_cfg[board].pcie_sson)
1110 gpio_direction_output(gpio_cfg[board].pcie_sson, 0);
1111
1112 /* USBOTG Select (PCISKT or FrontPanel) */
1113 if (gpio_cfg[board].usb_sel)
1114 gpio_direction_output(gpio_cfg[board].usb_sel, 0);
1115
Tim Harveyb6eb1d52014-08-07 22:35:50 -07001116 /* PCISKT_WDIS# (Wireless disable GPIO to miniPCIe sockets) */
1117 if (gpio_cfg[board].wdis)
1118 gpio_direction_output(gpio_cfg[board].wdis, 1);
1119
Tim Harvey552c3582014-03-06 07:46:30 -08001120 /*
1121 * Configure DIO pinmux/padctl registers
1122 * see IMX6DQRM/IMX6SDLRM IOMUXC_SW_PAD_CTL_PAD_* register definitions
1123 */
1124 for (i = 0; i < 4; i++) {
1125 struct dio_cfg *cfg = &gpio_cfg[board].dio_cfg[i];
Tim Harvey26993362014-08-07 22:35:49 -07001126 iomux_v3_cfg_t ctrl = DIO_PAD_CFG;
Tim Harvey02fb5922014-06-02 16:13:26 -07001127 unsigned cputype = is_cpu_type(MXC_CPU_MX6Q) ? 0 : 1;
Tim Harvey552c3582014-03-06 07:46:30 -08001128
1129 sprintf(arg, "dio%d", i);
1130 if (!hwconfig(arg))
1131 continue;
1132 s = hwconfig_subarg(arg, "padctrl", &len);
Tim Harvey26993362014-08-07 22:35:49 -07001133 if (s) {
1134 ctrl = MUX_PAD_CTRL(simple_strtoul(s, NULL, 16)
1135 & 0x1ffff) | MUX_MODE_SION;
1136 }
Tim Harvey552c3582014-03-06 07:46:30 -08001137 if (hwconfig_subarg_cmp(arg, "mode", "gpio")) {
1138 if (!quiet) {
1139 printf("DIO%d: GPIO%d_IO%02d (gpio-%d)\n", i,
1140 (cfg->gpio_param/32)+1,
1141 cfg->gpio_param%32,
1142 cfg->gpio_param);
1143 }
Tim Harvey02fb5922014-06-02 16:13:26 -07001144 imx_iomux_v3_setup_pad(cfg->gpio_padmux[cputype] |
Tim Harvey26993362014-08-07 22:35:49 -07001145 ctrl);
Tim Harvey552c3582014-03-06 07:46:30 -08001146 gpio_direction_input(cfg->gpio_param);
1147 } else if (hwconfig_subarg_cmp("dio2", "mode", "pwm") &&
1148 cfg->pwm_padmux) {
1149 if (!quiet)
1150 printf("DIO%d: pwm%d\n", i, cfg->pwm_param);
Tim Harvey02fb5922014-06-02 16:13:26 -07001151 imx_iomux_v3_setup_pad(cfg->pwm_padmux[cputype] |
Tim Harvey552c3582014-03-06 07:46:30 -08001152 MUX_PAD_CTRL(ctrl));
1153 }
1154 }
1155
1156 if (!quiet) {
1157 if (is_cpu_type(MXC_CPU_MX6Q) &&
1158 (test_bit(EECONFIG_SATA, info->config))) {
1159 printf("MSATA: %s\n", (hwconfig("msata") ?
1160 "enabled" : "disabled"));
1161 }
1162 printf("RS232: %s\n", (hwconfig("rs232")) ?
1163 "enabled" : "disabled");
1164 }
1165}
1166
1167#if defined(CONFIG_CMD_PCI)
1168int imx6_pcie_toggle_reset(void)
1169{
1170 if (board_type < GW_UNKNOWN) {
Tim Harvey02fb5922014-06-02 16:13:26 -07001171 uint pin = gpio_cfg[board_type].pcie_rst;
1172 gpio_direction_output(pin, 0);
Tim Harvey552c3582014-03-06 07:46:30 -08001173 mdelay(50);
Tim Harvey02fb5922014-06-02 16:13:26 -07001174 gpio_direction_output(pin, 1);
Tim Harvey552c3582014-03-06 07:46:30 -08001175 }
1176 return 0;
1177}
Tim Harvey33791d52014-08-07 22:49:57 -07001178
1179/*
1180 * Most Ventana boards have a PLX PEX860x PCIe switch onboard and use its
1181 * GPIO's as PERST# signals for its downstream ports - configure the GPIO's
1182 * properly and assert reset for 100ms.
1183 */
1184void board_pci_fixup_dev(struct pci_controller *hose, pci_dev_t dev,
1185 unsigned short vendor, unsigned short device,
1186 unsigned short class)
1187{
1188 u32 dw;
1189
1190 debug("%s: %02d:%02d.%02d: %04x:%04x\n", __func__,
1191 PCI_BUS(dev), PCI_DEV(dev), PCI_FUNC(dev), vendor, device);
1192 if (vendor == PCI_VENDOR_ID_PLX &&
1193 (device & 0xfff0) == 0x8600 &&
1194 PCI_DEV(dev) == 0 && PCI_FUNC(dev) == 0) {
1195 debug("configuring PLX 860X downstream PERST#\n");
1196 pci_hose_read_config_dword(hose, dev, 0x62c, &dw);
1197 dw |= 0xaaa8; /* GPIO1-7 outputs */
1198 pci_hose_write_config_dword(hose, dev, 0x62c, dw);
1199
1200 pci_hose_read_config_dword(hose, dev, 0x644, &dw);
1201 dw |= 0xfe; /* GPIO1-7 output high */
1202 pci_hose_write_config_dword(hose, dev, 0x644, dw);
1203
1204 mdelay(100);
1205 }
1206}
Tim Harvey552c3582014-03-06 07:46:30 -08001207#endif /* CONFIG_CMD_PCI */
1208
1209#ifdef CONFIG_SERIAL_TAG
1210/*
1211 * called when setting up ATAGS before booting kernel
1212 * populate serialnum from the following (in order of priority):
1213 * serial# env var
1214 * eeprom
1215 */
1216void get_board_serial(struct tag_serialnr *serialnr)
1217{
1218 char *serial = getenv("serial#");
1219
1220 if (serial) {
1221 serialnr->high = 0;
1222 serialnr->low = simple_strtoul(serial, NULL, 10);
1223 } else if (ventana_info.model[0]) {
1224 serialnr->high = 0;
1225 serialnr->low = ventana_info.serial;
1226 } else {
1227 serialnr->high = 0;
1228 serialnr->low = 0;
1229 }
1230}
1231#endif
1232
1233/*
1234 * Board Support
1235 */
1236
Tim Harveybfa2dae2014-06-02 16:13:27 -07001237/* called from SPL board_init_f() */
Tim Harvey552c3582014-03-06 07:46:30 -08001238int board_early_init_f(void)
1239{
1240 setup_iomux_uart();
1241 gpio_direction_output(GP_USB_OTG_PWR, 0); /* OTG power off */
1242
Tim Harveyfb64cc72014-04-25 15:39:07 -07001243#if defined(CONFIG_VIDEO_IPUV3)
1244 setup_display();
1245#endif
Tim Harvey552c3582014-03-06 07:46:30 -08001246 return 0;
1247}
1248
1249int dram_init(void)
1250{
Tim Harveybfa2dae2014-06-02 16:13:27 -07001251 gd->ram_size = imx_ddr_size();
Tim Harvey552c3582014-03-06 07:46:30 -08001252 return 0;
1253}
1254
1255int board_init(void)
1256{
Fabio Estevamceb74c42014-07-09 17:59:54 -03001257 struct iomuxc *const iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
Tim Harvey552c3582014-03-06 07:46:30 -08001258
1259 clrsetbits_le32(&iomuxc_regs->gpr[1],
1260 IOMUXC_GPR1_OTG_ID_MASK,
1261 IOMUXC_GPR1_OTG_ID_GPIO1);
1262
1263 /* address of linux boot parameters */
1264 gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
1265
1266#ifdef CONFIG_CMD_NAND
1267 setup_gpmi_nand();
1268#endif
1269#ifdef CONFIG_MXC_SPI
1270 setup_spi();
1271#endif
Tim Harvey02fb5922014-06-02 16:13:26 -07001272 if (is_cpu_type(MXC_CPU_MX6Q)) {
1273 setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &mx6q_i2c_pad_info0);
1274 setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &mx6q_i2c_pad_info1);
1275 setup_i2c(2, CONFIG_SYS_I2C_SPEED, 0x7f, &mx6q_i2c_pad_info2);
1276 } else {
1277 setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &mx6dl_i2c_pad_info0);
1278 setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &mx6dl_i2c_pad_info1);
1279 setup_i2c(2, CONFIG_SYS_I2C_SPEED, 0x7f, &mx6dl_i2c_pad_info2);
1280 }
Tim Harvey552c3582014-03-06 07:46:30 -08001281
1282#ifdef CONFIG_CMD_SATA
1283 setup_sata();
1284#endif
1285 /* read Gateworks EEPROM into global struct (used later) */
Tim Harvey0da2c522014-08-07 22:35:45 -07001286 board_type = read_eeprom(CONFIG_I2C_GSC, &ventana_info);
Tim Harvey552c3582014-03-06 07:46:30 -08001287
1288 /* board-specifc GPIO iomux */
Tim Harvey02fb5922014-06-02 16:13:26 -07001289 SETUP_IOMUX_PADS(gw_gpio_pads);
Tim Harvey552c3582014-03-06 07:46:30 -08001290 if (board_type < GW_UNKNOWN) {
Tim Harvey02fb5922014-06-02 16:13:26 -07001291 iomux_v3_cfg_t const *p = gpio_cfg[board_type].gpio_pads;
1292 int count = gpio_cfg[board_type].num_pads;
1293
1294 imx_iomux_v3_setup_multiple_pads(p, count);
Tim Harvey552c3582014-03-06 07:46:30 -08001295 }
1296
1297 return 0;
1298}
1299
1300#if defined(CONFIG_DISPLAY_BOARDINFO_LATE)
1301/*
1302 * called during late init (after relocation and after board_init())
1303 * by virtue of CONFIG_DISPLAY_BOARDINFO_LATE as we needed i2c initialized and
1304 * EEPROM read.
1305 */
1306int checkboard(void)
1307{
1308 struct ventana_board_info *info = &ventana_info;
1309 unsigned char buf[4];
1310 const char *p;
1311 int quiet; /* Quiet or minimal output mode */
1312
1313 quiet = 0;
1314 p = getenv("quiet");
1315 if (p)
1316 quiet = simple_strtol(p, NULL, 10);
1317 else
1318 setenv("quiet", "0");
1319
1320 puts("\nGateworks Corporation Copyright 2014\n");
1321 if (info->model[0]) {
1322 printf("Model: %s\n", info->model);
1323 printf("MFGDate: %02x-%02x-%02x%02x\n",
1324 info->mfgdate[0], info->mfgdate[1],
1325 info->mfgdate[2], info->mfgdate[3]);
1326 printf("Serial:%d\n", info->serial);
1327 } else {
1328 puts("Invalid EEPROM - board will not function fully\n");
1329 }
1330 if (quiet)
1331 return 0;
1332
1333 /* Display GSC firmware revision/CRC/status */
Tim Harvey0da2c522014-08-07 22:35:45 -07001334 i2c_set_bus_num(CONFIG_I2C_GSC);
Tim Harvey552c3582014-03-06 07:46:30 -08001335 if (!gsc_i2c_read(GSC_SC_ADDR, GSC_SC_FWVER, 1, buf, 1)) {
1336 printf("GSC: v%d", buf[0]);
1337 if (!gsc_i2c_read(GSC_SC_ADDR, GSC_SC_STATUS, 1, buf, 4)) {
1338 printf(" 0x%04x", buf[2] | buf[3]<<8); /* CRC */
1339 printf(" 0x%02x", buf[0]); /* irq status */
1340 }
1341 puts("\n");
1342 }
1343 /* Display RTC */
1344 if (!gsc_i2c_read(GSC_RTC_ADDR, 0x00, 1, buf, 4)) {
1345 printf("RTC: %d\n",
1346 buf[0] | buf[1]<<8 | buf[2]<<16 | buf[3]<<24);
1347 }
1348
1349 return 0;
1350}
1351#endif
1352
1353#ifdef CONFIG_CMD_BMODE
1354/*
1355 * BOOT_CFG1, BOOT_CFG2, BOOT_CFG3, BOOT_CFG4
1356 * see Table 8-11 and Table 5-9
1357 * BOOT_CFG1[7] = 1 (boot from NAND)
1358 * BOOT_CFG1[5] = 0 - raw NAND
1359 * BOOT_CFG1[4] = 0 - default pad settings
1360 * BOOT_CFG1[3:2] = 00 - devices = 1
1361 * BOOT_CFG1[1:0] = 00 - Row Address Cycles = 3
1362 * BOOT_CFG2[4:3] = 00 - Boot Search Count = 2
1363 * BOOT_CFG2[2:1] = 01 - Pages In Block = 64
1364 * BOOT_CFG2[0] = 0 - Reset time 12ms
1365 */
1366static const struct boot_mode board_boot_modes[] = {
1367 /* NAND: 64pages per block, 3 row addr cycles, 2 copies of FCB/DBBT */
1368 { "nand", MAKE_CFGVAL(0x80, 0x02, 0x00, 0x00) },
1369 { NULL, 0 },
1370};
1371#endif
1372
1373/* late init */
1374int misc_init_r(void)
1375{
1376 struct ventana_board_info *info = &ventana_info;
1377 unsigned char reg;
1378
1379 /* set env vars based on EEPROM data */
1380 if (ventana_info.model[0]) {
1381 char str[16], fdt[36];
1382 char *p;
1383 const char *cputype = "";
1384 int i;
1385
1386 /*
1387 * FDT name will be prefixed with CPU type. Three versions
1388 * will be created each increasingly generic and bootloader
1389 * env scripts will try loading each from most specific to
1390 * least.
1391 */
Tim Harveybfa2dae2014-06-02 16:13:27 -07001392 if (is_cpu_type(MXC_CPU_MX6Q) ||
1393 is_cpu_type(MXC_CPU_MX6D))
Tim Harvey552c3582014-03-06 07:46:30 -08001394 cputype = "imx6q";
Tim Harveybfa2dae2014-06-02 16:13:27 -07001395 else if (is_cpu_type(MXC_CPU_MX6DL) ||
1396 is_cpu_type(MXC_CPU_MX6SOLO))
Tim Harvey552c3582014-03-06 07:46:30 -08001397 cputype = "imx6dl";
Tim Harveybf942582014-08-07 22:35:42 -07001398 setenv("soctype", cputype);
Tim Harvey06d87432014-08-07 22:35:41 -07001399 if (8 << (ventana_info.nand_flash_size-1) >= 2048)
1400 setenv("flash_layout", "large");
1401 else
1402 setenv("flash_layout", "normal");
Tim Harvey552c3582014-03-06 07:46:30 -08001403 memset(str, 0, sizeof(str));
1404 for (i = 0; i < (sizeof(str)-1) && info->model[i]; i++)
1405 str[i] = tolower(info->model[i]);
1406 if (!getenv("model"))
1407 setenv("model", str);
1408 if (!getenv("fdt_file")) {
1409 sprintf(fdt, "%s-%s.dtb", cputype, str);
1410 setenv("fdt_file", fdt);
1411 }
1412 p = strchr(str, '-');
1413 if (p) {
1414 *p++ = 0;
1415
1416 setenv("model_base", str);
1417 if (!getenv("fdt_file1")) {
1418 sprintf(fdt, "%s-%s.dtb", cputype, str);
1419 setenv("fdt_file1", fdt);
1420 }
Tim Harvey50581832014-08-20 23:35:14 -07001421 if (board_type != GW552x)
1422 str[4] = 'x';
Tim Harvey552c3582014-03-06 07:46:30 -08001423 str[5] = 'x';
1424 str[6] = 0;
1425 if (!getenv("fdt_file2")) {
1426 sprintf(fdt, "%s-%s.dtb", cputype, str);
1427 setenv("fdt_file2", fdt);
1428 }
1429 }
1430
1431 /* initialize env from EEPROM */
1432 if (test_bit(EECONFIG_ETH0, info->config) &&
1433 !getenv("ethaddr")) {
1434 eth_setenv_enetaddr("ethaddr", info->mac0);
1435 }
1436 if (test_bit(EECONFIG_ETH1, info->config) &&
1437 !getenv("eth1addr")) {
1438 eth_setenv_enetaddr("eth1addr", info->mac1);
1439 }
1440
1441 /* board serial-number */
1442 sprintf(str, "%6d", info->serial);
1443 setenv("serial#", str);
1444 }
1445
Tim Harvey552c3582014-03-06 07:46:30 -08001446
1447 /* setup baseboard specific GPIO pinmux and config */
1448 setup_board_gpio(board_type);
1449
1450#ifdef CONFIG_CMD_BMODE
1451 add_board_boot_modes(board_boot_modes);
1452#endif
1453
1454 /*
1455 * The Gateworks System Controller implements a boot
1456 * watchdog (always enabled) as a workaround for IMX6 boot related
1457 * errata such as:
Tim Harvey2be66142014-08-20 23:30:36 -07001458 * ERR005768 - no fix scheduled
1459 * ERR006282 - fixed in silicon r1.2
Tim Harvey552c3582014-03-06 07:46:30 -08001460 * ERR007117 - fixed in silicon r1.3
1461 * ERR007220 - fixed in silicon r1.3
Tim Harvey2be66142014-08-20 23:30:36 -07001462 * ERR007926 - no fix scheduled
Tim Harvey552c3582014-03-06 07:46:30 -08001463 * see http://cache.freescale.com/files/32bit/doc/errata/IMX6DQCE.pdf
1464 *
1465 * Disable the boot watchdog and display/clear the timeout flag if set
1466 */
Tim Harvey0da2c522014-08-07 22:35:45 -07001467 i2c_set_bus_num(CONFIG_I2C_GSC);
Tim Harvey552c3582014-03-06 07:46:30 -08001468 if (!gsc_i2c_read(GSC_SC_ADDR, GSC_SC_CTRL1, 1, &reg, 1)) {
1469 reg |= (1 << GSC_SC_CTRL1_WDDIS);
1470 if (gsc_i2c_write(GSC_SC_ADDR, GSC_SC_CTRL1, 1, &reg, 1))
1471 puts("Error: could not disable GSC Watchdog\n");
1472 } else {
1473 puts("Error: could not disable GSC Watchdog\n");
1474 }
1475 if (!gsc_i2c_read(GSC_SC_ADDR, GSC_SC_STATUS, 1, &reg, 1)) {
1476 if (reg & (1 << GSC_SC_IRQ_WATCHDOG)) { /* watchdog timeout */
Tim Harveyfc3883a2014-08-07 22:35:47 -07001477 puts("GSC boot watchdog timeout detected\n");
Tim Harvey552c3582014-03-06 07:46:30 -08001478 reg &= ~(1 << GSC_SC_IRQ_WATCHDOG); /* clear flag */
1479 gsc_i2c_write(GSC_SC_ADDR, GSC_SC_STATUS, 1, &reg, 1);
1480 }
1481 }
1482
1483 return 0;
1484}
1485
1486#if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
1487
Tim Harvey552c3582014-03-06 07:46:30 -08001488/*
1489 * called prior to booting kernel or by 'fdt boardsetup' command
1490 *
1491 * unless 'fdt_noauto' env var is set we will update the following in the DTB:
1492 * - mtd partitions based on mtdparts/mtdids env
1493 * - system-serial (board serial num from EEPROM)
1494 * - board (full model from EEPROM)
1495 * - peripherals removed from DTB if not loaded on board (per EEPROM config)
1496 */
Simon Glass2aec3cc2014-10-23 18:58:47 -06001497int ft_board_setup(void *blob, bd_t *bd)
Tim Harvey552c3582014-03-06 07:46:30 -08001498{
Tim Harvey552c3582014-03-06 07:46:30 -08001499 struct ventana_board_info *info = &ventana_info;
Tim Harvey0da2c522014-08-07 22:35:45 -07001500 struct ventana_eeprom_config *cfg;
Tim Harvey552c3582014-03-06 07:46:30 -08001501 struct node_info nodes[] = {
1502 { "sst,w25q256", MTD_DEV_TYPE_NOR, }, /* SPI flash */
1503 { "fsl,imx6q-gpmi-nand", MTD_DEV_TYPE_NAND, }, /* NAND flash */
1504 };
1505 const char *model = getenv("model");
1506
1507 if (getenv("fdt_noauto")) {
1508 puts(" Skiping ft_board_setup (fdt_noauto defined)\n");
Simon Glass2aec3cc2014-10-23 18:58:47 -06001509 return 0;
Tim Harvey552c3582014-03-06 07:46:30 -08001510 }
1511
1512 /* Update partition nodes using info from mtdparts env var */
1513 puts(" Updating MTD partitions...\n");
1514 fdt_fixup_mtdparts(blob, nodes, ARRAY_SIZE(nodes));
1515
1516 if (!model) {
1517 puts("invalid board info: Leaving FDT fully enabled\n");
Simon Glass2aec3cc2014-10-23 18:58:47 -06001518 return 0;
Tim Harvey552c3582014-03-06 07:46:30 -08001519 }
1520 printf(" Adjusting FDT per EEPROM for %s...\n", model);
1521
1522 /* board serial number */
1523 fdt_setprop(blob, 0, "system-serial", getenv("serial#"),
Tim Harveyae35ded2014-04-25 09:18:33 -07001524 strlen(getenv("serial#")) + 1);
Tim Harvey552c3582014-03-06 07:46:30 -08001525
1526 /* board (model contains model from device-tree) */
1527 fdt_setprop(blob, 0, "board", info->model,
1528 strlen((const char *)info->model) + 1);
1529
1530 /*
1531 * Peripheral Config:
1532 * remove nodes by alias path if EEPROM config tells us the
1533 * peripheral is not loaded on the board.
1534 */
Tim Harvey0da2c522014-08-07 22:35:45 -07001535 if (getenv("fdt_noconfig")) {
1536 puts(" Skiping periperhal config (fdt_noconfig defined)\n");
Simon Glass2aec3cc2014-10-23 18:58:47 -06001537 return 0;
Tim Harvey0da2c522014-08-07 22:35:45 -07001538 }
1539 cfg = econfig;
1540 while (cfg->name) {
1541 if (!test_bit(cfg->bit, info->config)) {
1542 fdt_del_node_and_alias(blob, cfg->dtalias ?
1543 cfg->dtalias : cfg->name);
1544 }
1545 cfg++;
Tim Harvey552c3582014-03-06 07:46:30 -08001546 }
Simon Glass2aec3cc2014-10-23 18:58:47 -06001547
1548 return 0;
Tim Harvey552c3582014-03-06 07:46:30 -08001549}
1550#endif /* defined(CONFIG_OF_FLAT_TREE) && defined(CONFIG_OF_BOARD_SETUP) */
1551