blob: cdfce6c1fd0406ba271c266d1cf397efc0abc8c8 [file] [log] [blame]
Jon Loeliger5c8aa972006-04-26 17:58:56 -05001/*
2 * Copyright 2004 Freescale Semiconductor.
3 * Jeff Brown (jeffrey@freescale.com)
4 * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
5 *
6 * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
27#include <common.h>
28#include <pci.h>
29#include <asm/processor.h>
30#include <asm/immap_86xx.h>
31#include <spd.h>
32
33#if defined(CONFIG_OF_FLAT_TREE)
34#include <ft_build.h>
35extern void ft_cpu_setup(void *blob, bd_t *bd);
36#endif
37
38#if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
39extern void ddr_enable_ecc(unsigned int dram_size);
40#endif
41
42extern long int spd_sdram(void);
43
44void local_bus_init(void);
45void sdram_init(void);
46long int fixed_sdram(void);
47
48
49int board_early_init_f (void)
50{
51 return 0;
52}
53
54int checkboard (void)
55{
56 puts("Board: MPC8641HPCN\n");
57
58#ifdef CONFIG_PCI
59
60 /* Sri: Note that at this point we will only test on PCI1
61 */
62
63 volatile immap_t *immap = (immap_t *) CFG_CCSRBAR;
64 volatile ccsr_gur_t *gur = &immap->im_gur;
65 volatile ccsr_pex_t *pex1 = &immap->im_pex1;
66
67 uint devdisr = gur->devdisr;
68 uint io_sel = (gur->pordevsr & MPC86xx_PORDEVSR_IO_SEL) >> 16;
69 uint host1_agent = (gur->porbmsr & MPC86xx_PORBMSR_HA) >> 17;
70 uint pex1_agent = (host1_agent == 0) || (host1_agent == 1);
71
72
73 if ((io_sel==2 || io_sel==3 || io_sel==5 || io_sel==6 || io_sel==7 || io_sel==0xF ) && !(devdisr & MPC86xx_DEVDISR_PCIEX1)){
74 debug ("PCI-EXPRESS 1: %s \n",
75 pex1_agent ? "Agent" : "Host");
76 debug("0x%08x=0x%08x ", &pex1->pme_msg_det,pex1->pme_msg_det);
77 if (pex1->pme_msg_det) {
78 pex1->pme_msg_det = 0xffffffff;
79 debug (" with errors. Clearing. Now 0x%08x",pex1->pme_msg_det);
80 }
81 debug ("\n");
82 } else {
83 printf ("PCI-EXPRESS 1: Disabled\n");
84 }
85
86#else
87 printf("PCI-EXPRESS1: Disabled\n");
88#endif
89
90 /*
91 * Initialize local bus.
92 */
93 local_bus_init();
94
95 return 0;
96}
97
98
99long int
100initdram(int board_type)
101{
102 long dram_size = 0;
103 extern long spd_sdram (void);
104
105#if defined(CONFIG_SPD_EEPROM)
106 dram_size = spd_sdram ();
107#else
108 dram_size = fixed_sdram ();
109#endif
110
111#if defined(CFG_RAMBOOT)
112 puts(" DDR: ");
113 return dram_size;
114#endif
115
116#if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
117 /*
118 * Initialize and enable DDR ECC.
119 */
120 ddr_enable_ecc(dram_size);
121#endif
122
123 /*
124 * Initialize SDRAM. Currently HPCN doesn't have
125 * SDRAM but we'll leave this here for now
126 * in case someone changes their mind
127 */
128#if !defined(CONFIG_MPC8641HPCN)
129 // sdram_init();
130#endif
131
132 puts(" DDR: ");
133 return dram_size;
134}
135
136
137/*
138 * Initialize Local Bus
139 */
140
141void
142local_bus_init(void)
143{
144 volatile immap_t *immap = (immap_t *)CFG_IMMR;
145 volatile ccsr_lbc_t *lbc = &immap->im_lbc;
146
147 uint clkdiv;
148 uint lbc_hz;
149 sys_info_t sysinfo;
150
151 /*
152 * Errata LBC11.
153 * Fix Local Bus clock glitch when DLL is enabled.
154 *
155 * If localbus freq is < 66Mhz, DLL bypass mode must be used.
156 * If localbus freq is > 133Mhz, DLL can be safely enabled.
157 * Between 66 and 133, the DLL is enabled with an override workaround.
158 */
159
160 get_sys_info(&sysinfo);
161 clkdiv = lbc->lcrr & 0x0f;
162 lbc_hz = sysinfo.freqSystemBus / 1000000 / clkdiv;
163}
164
165#if defined(CFG_DRAM_TEST)
166int testdram (void)
167{
168 uint *pstart = (uint *) CFG_MEMTEST_START;
169 uint *pend = (uint *) CFG_MEMTEST_END;
170 uint *p;
171
172 printf("SDRAM test phase 1:\n");
173 for (p = pstart; p < pend; p++)
174 *p = 0xaaaaaaaa;
175
176 for (p = pstart; p < pend; p++) {
177 if (*p != 0xaaaaaaaa) {
178 printf ("SDRAM test fails at: %08x\n", (uint) p);
179 return 1;
180 }
181 }
182
183 printf("SDRAM test phase 2:\n");
184 for (p = pstart; p < pend; p++)
185 *p = 0x55555555;
186
187 for (p = pstart; p < pend; p++) {
188 if (*p != 0x55555555) {
189 printf ("SDRAM test fails at: %08x\n", (uint) p);
190 return 1;
191 }
192 }
193
194 printf("SDRAM test passed.\n");
195 return 0;
196}
197#endif
198
199
200#if !defined(CONFIG_SPD_EEPROM)
201/*************************************************************************
202 * fixed sdram init -- doesn't use serial presence detect.
203 ************************************************************************/
204long int fixed_sdram (void)
205{
206#if !defined(CFG_RAMBOOT)
207 volatile immap_t *immap = (immap_t *)CFG_IMMR;
208 volatile ccsr_ddr_t *ddr= &immap->im_ddr1;
209
210 ddr->cs0_bnds = CFG_DDR_CS0_BNDS;
211 ddr->cs0_config = CFG_DDR_CS0_CONFIG;
212 ddr->ext_refrec = CFG_DDR_EXT_REFRESH;
213 ddr->timing_cfg_0 = CFG_DDR_TIMING_0;
214 ddr->timing_cfg_1 = CFG_DDR_TIMING_1;
215 ddr->timing_cfg_2 = CFG_DDR_TIMING_2;
216 ddr->sdram_mode_1 = CFG_DDR_MODE_1;
217 ddr->sdram_mode_2 = CFG_DDR_MODE_2;
218 ddr->sdram_interval = CFG_DDR_INTERVAL;
219 ddr->sdram_data_init = CFG_DDR_DATA_INIT;
220 ddr->sdram_clk_cntl = CFG_DDR_CLK_CTRL;
221 ddr->sdram_ocd_cntl = CFG_DDR_OCD_CTRL;
222 ddr->sdram_ocd_status = CFG_DDR_OCD_STATUS;
223
224#if defined (CONFIG_DDR_ECC)
225 ddr->err_disable = 0x0000008D;
226 ddr->err_sbe = 0x00ff0000;
227#endif
228 asm("sync;isync");
229
230 udelay(500);
231
232#if defined (CONFIG_DDR_ECC)
233 /* Enable ECC checking */
234 ddr->sdram_cfg_1 = (CFG_DDR_CONTROL | 0x20000000);
235#else
236 ddr->sdram_cfg_1 = CFG_DDR_CONTROL;
237 ddr->sdram_cfg_2 = CFG_DDR_CONTROL2;
238#endif
239 asm("sync; isync");
240
241 udelay(500);
242#endif
243 return CFG_SDRAM_SIZE * 1024 * 1024;
244}
245#endif /* !defined(CONFIG_SPD_EEPROM) */
246
247
248#if defined(CONFIG_PCI)
249/*
250 * Initialize PCI Devices, report devices found.
251 */
252
253#ifndef CONFIG_PCI_PNP
254static struct pci_config_table pci_fsl86xxads_config_table[] = {
255 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
256 PCI_IDSEL_NUMBER, PCI_ANY_ID,
257 pci_cfgfunc_config_device, { PCI_ENET0_IOADDR,
258 PCI_ENET0_MEMADDR,
259 PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER
260 } },
261 { }
262};
263#endif
264
265
266static struct pci_controller hose = {
267#ifndef CONFIG_PCI_PNP
268 config_table: pci_mpc86xxcts_config_table,
269#endif
270};
271
272#endif /* CONFIG_PCI */
273
274
275void
276pci_init_board(void)
277{
278#ifdef CONFIG_PCI
279 extern void pci_mpc86xx_init(struct pci_controller *hose);
280
281 pci_mpc86xx_init(&hose);
282#endif /* CONFIG_PCI */
283}
284
285#if defined(CONFIG_OF_FLAT_TREE) && defined(CONFIG_OF_BOARD_SETUP)
286void
287ft_board_setup(void *blob, bd_t *bd)
288{
289 u32 *p;
290 int len;
291
292 ft_cpu_setup(blob, bd);
293
294 p = ft_get_prop(blob, "/memory/reg", &len);
295 if (p != NULL) {
296 *p++ = cpu_to_be32(bd->bi_memstart);
297 *p = cpu_to_be32(bd->bi_memsize);
298 }
299
300}
301#endif
302
303void
304after_reloc(ulong dest_addr)
305{
306 DECLARE_GLOBAL_DATA_PTR;
307
308 /* now, jump to the main U-Boot board init code */
309 board_init_r ((gd_t *)gd, dest_addr);
310
311 /* NOTREACHED */
312}
313
314
315