blob: e1ce1d8957b11c6d4f5ee85cd5631404c9c6947c [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Marek Vasut17714cb2017-05-13 15:54:28 +02002/*
3 * drivers/net/ravb.c
4 * This file is driver for Renesas Ethernet AVB.
5 *
6 * Copyright (C) 2015-2017 Renesas Electronics Corporation
7 *
8 * Based on the SuperH Ethernet driver.
Marek Vasut17714cb2017-05-13 15:54:28 +02009 */
10
Marek Vasutc9746c62017-07-21 23:20:35 +020011#include <clk.h>
Simon Glass63334482019-11-14 12:57:39 -070012#include <cpu_func.h>
Marek Vasut17714cb2017-05-13 15:54:28 +020013#include <dm.h>
14#include <errno.h>
Simon Glass0f2af882020-05-10 11:40:05 -060015#include <log.h>
Marek Vasut17714cb2017-05-13 15:54:28 +020016#include <miiphy.h>
17#include <malloc.h>
Simon Glass274e0b02020-05-10 11:39:56 -060018#include <asm/cache.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060019#include <linux/bitops.h>
Simon Glassdbd79542020-05-10 11:40:11 -060020#include <linux/delay.h>
Marek Vasut17714cb2017-05-13 15:54:28 +020021#include <linux/mii.h>
22#include <wait_bit.h>
23#include <asm/io.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060024#include <asm/global_data.h>
Marek Vasut58f49d62017-09-15 21:11:15 +020025#include <asm/gpio.h>
Marek Vasut17714cb2017-05-13 15:54:28 +020026
27/* Registers */
28#define RAVB_REG_CCC 0x000
29#define RAVB_REG_DBAT 0x004
30#define RAVB_REG_CSR 0x00C
31#define RAVB_REG_APSR 0x08C
32#define RAVB_REG_RCR 0x090
33#define RAVB_REG_TGC 0x300
34#define RAVB_REG_TCCR 0x304
35#define RAVB_REG_RIC0 0x360
36#define RAVB_REG_RIC1 0x368
37#define RAVB_REG_RIC2 0x370
38#define RAVB_REG_TIC 0x378
39#define RAVB_REG_ECMR 0x500
40#define RAVB_REG_RFLR 0x508
41#define RAVB_REG_ECSIPR 0x518
42#define RAVB_REG_PIR 0x520
43#define RAVB_REG_GECMR 0x5b0
44#define RAVB_REG_MAHR 0x5c0
45#define RAVB_REG_MALR 0x5c8
46
47#define CCC_OPC_CONFIG BIT(0)
48#define CCC_OPC_OPERATION BIT(1)
49#define CCC_BOC BIT(20)
50
51#define CSR_OPS 0x0000000F
52#define CSR_OPS_CONFIG BIT(1)
53
Adam Ford25418372022-02-25 14:32:52 -060054#define APSR_RDM BIT(13)
Marek Vasut41855122019-04-13 11:42:34 +020055#define APSR_TDM BIT(14)
56
Marek Vasut17714cb2017-05-13 15:54:28 +020057#define TCCR_TSRQ0 BIT(0)
58
59#define RFLR_RFL_MIN 0x05EE
60
61#define PIR_MDI BIT(3)
62#define PIR_MDO BIT(2)
63#define PIR_MMD BIT(1)
64#define PIR_MDC BIT(0)
65
66#define ECMR_TRCCM BIT(26)
67#define ECMR_RZPF BIT(20)
68#define ECMR_PFR BIT(18)
69#define ECMR_RXF BIT(17)
70#define ECMR_RE BIT(6)
71#define ECMR_TE BIT(5)
72#define ECMR_DM BIT(1)
73#define ECMR_CHG_DM (ECMR_TRCCM | ECMR_RZPF | ECMR_PFR | ECMR_RXF)
74
75/* DMA Descriptors */
76#define RAVB_NUM_BASE_DESC 16
77#define RAVB_NUM_TX_DESC 8
78#define RAVB_NUM_RX_DESC 8
79
80#define RAVB_TX_QUEUE_OFFSET 0
81#define RAVB_RX_QUEUE_OFFSET 4
82
83#define RAVB_DESC_DT(n) ((n) << 28)
84#define RAVB_DESC_DT_FSINGLE RAVB_DESC_DT(0x7)
85#define RAVB_DESC_DT_LINKFIX RAVB_DESC_DT(0x9)
86#define RAVB_DESC_DT_EOS RAVB_DESC_DT(0xa)
87#define RAVB_DESC_DT_FEMPTY RAVB_DESC_DT(0xc)
88#define RAVB_DESC_DT_EEMPTY RAVB_DESC_DT(0x3)
89#define RAVB_DESC_DT_MASK RAVB_DESC_DT(0xf)
90
91#define RAVB_DESC_DS(n) (((n) & 0xfff) << 0)
92#define RAVB_DESC_DS_MASK 0xfff
93
94#define RAVB_RX_DESC_MSC_MC BIT(23)
95#define RAVB_RX_DESC_MSC_CEEF BIT(22)
96#define RAVB_RX_DESC_MSC_CRL BIT(21)
97#define RAVB_RX_DESC_MSC_FRE BIT(20)
98#define RAVB_RX_DESC_MSC_RTLF BIT(19)
99#define RAVB_RX_DESC_MSC_RTSF BIT(18)
100#define RAVB_RX_DESC_MSC_RFE BIT(17)
101#define RAVB_RX_DESC_MSC_CRC BIT(16)
102#define RAVB_RX_DESC_MSC_MASK (0xff << 16)
103
104#define RAVB_RX_DESC_MSC_RX_ERR_MASK \
105 (RAVB_RX_DESC_MSC_CRC | RAVB_RX_DESC_MSC_RFE | RAVB_RX_DESC_MSC_RTLF | \
106 RAVB_RX_DESC_MSC_RTSF | RAVB_RX_DESC_MSC_CEEF)
107
108#define RAVB_TX_TIMEOUT_MS 1000
109
110struct ravb_desc {
111 u32 ctrl;
112 u32 dptr;
113};
114
115struct ravb_rxdesc {
116 struct ravb_desc data;
117 struct ravb_desc link;
118 u8 __pad[48];
119 u8 packet[PKTSIZE_ALIGN];
120};
121
122struct ravb_priv {
123 struct ravb_desc base_desc[RAVB_NUM_BASE_DESC];
124 struct ravb_desc tx_desc[RAVB_NUM_TX_DESC];
125 struct ravb_rxdesc rx_desc[RAVB_NUM_RX_DESC];
126 u32 rx_desc_idx;
127 u32 tx_desc_idx;
128
129 struct phy_device *phydev;
130 struct mii_dev *bus;
131 void __iomem *iobase;
Adam Forda4ba7ff2021-12-06 10:29:26 -0600132 struct clk_bulk clks;
Marek Vasut17714cb2017-05-13 15:54:28 +0200133};
134
135static inline void ravb_flush_dcache(u32 addr, u32 len)
136{
137 flush_dcache_range(addr, addr + len);
138}
139
140static inline void ravb_invalidate_dcache(u32 addr, u32 len)
141{
142 u32 start = addr & ~((uintptr_t)ARCH_DMA_MINALIGN - 1);
143 u32 end = roundup(addr + len, ARCH_DMA_MINALIGN);
144 invalidate_dcache_range(start, end);
145}
146
147static int ravb_send(struct udevice *dev, void *packet, int len)
148{
149 struct ravb_priv *eth = dev_get_priv(dev);
150 struct ravb_desc *desc = &eth->tx_desc[eth->tx_desc_idx];
151 unsigned int start;
152
153 /* Update TX descriptor */
154 ravb_flush_dcache((uintptr_t)packet, len);
155 memset(desc, 0x0, sizeof(*desc));
156 desc->ctrl = RAVB_DESC_DT_FSINGLE | RAVB_DESC_DS(len);
157 desc->dptr = (uintptr_t)packet;
158 ravb_flush_dcache((uintptr_t)desc, sizeof(*desc));
159
160 /* Restart the transmitter if disabled */
161 if (!(readl(eth->iobase + RAVB_REG_TCCR) & TCCR_TSRQ0))
162 setbits_le32(eth->iobase + RAVB_REG_TCCR, TCCR_TSRQ0);
163
164 /* Wait until packet is transmitted */
165 start = get_timer(0);
166 while (get_timer(start) < RAVB_TX_TIMEOUT_MS) {
167 ravb_invalidate_dcache((uintptr_t)desc, sizeof(*desc));
168 if ((desc->ctrl & RAVB_DESC_DT_MASK) != RAVB_DESC_DT_FSINGLE)
169 break;
170 udelay(10);
171 };
172
173 if (get_timer(start) >= RAVB_TX_TIMEOUT_MS)
174 return -ETIMEDOUT;
175
176 eth->tx_desc_idx = (eth->tx_desc_idx + 1) % (RAVB_NUM_TX_DESC - 1);
177 return 0;
178}
179
180static int ravb_recv(struct udevice *dev, int flags, uchar **packetp)
181{
182 struct ravb_priv *eth = dev_get_priv(dev);
183 struct ravb_rxdesc *desc = &eth->rx_desc[eth->rx_desc_idx];
Marek Vasut45550c82025-04-20 18:35:33 +0200184 int len = 0;
Marek Vasut17714cb2017-05-13 15:54:28 +0200185 u8 *packet;
186
187 /* Check if the rx descriptor is ready */
188 ravb_invalidate_dcache((uintptr_t)desc, sizeof(*desc));
189 if ((desc->data.ctrl & RAVB_DESC_DT_MASK) == RAVB_DESC_DT_FEMPTY)
190 return -EAGAIN;
191
192 /* Check for errors */
Marek Vasut45550c82025-04-20 18:35:33 +0200193 if (desc->data.ctrl & RAVB_RX_DESC_MSC_RX_ERR_MASK)
Marek Vasut17714cb2017-05-13 15:54:28 +0200194 desc->data.ctrl &= ~RAVB_RX_DESC_MSC_MASK;
Marek Vasut45550c82025-04-20 18:35:33 +0200195 else
196 len = desc->data.ctrl & RAVB_DESC_DS_MASK;
Marek Vasut17714cb2017-05-13 15:54:28 +0200197
Marek Vasut17714cb2017-05-13 15:54:28 +0200198 packet = (u8 *)(uintptr_t)desc->data.dptr;
199 ravb_invalidate_dcache((uintptr_t)packet, len);
200
201 *packetp = packet;
202 return len;
203}
204
205static int ravb_free_pkt(struct udevice *dev, uchar *packet, int length)
206{
207 struct ravb_priv *eth = dev_get_priv(dev);
208 struct ravb_rxdesc *desc = &eth->rx_desc[eth->rx_desc_idx];
209
210 /* Make current descriptor available again */
211 desc->data.ctrl = RAVB_DESC_DT_FEMPTY | RAVB_DESC_DS(PKTSIZE_ALIGN);
212 ravb_flush_dcache((uintptr_t)desc, sizeof(*desc));
213
214 /* Point to the next descriptor */
215 eth->rx_desc_idx = (eth->rx_desc_idx + 1) % RAVB_NUM_RX_DESC;
216 desc = &eth->rx_desc[eth->rx_desc_idx];
217 ravb_invalidate_dcache((uintptr_t)desc, sizeof(*desc));
218
219 return 0;
220}
221
222static int ravb_reset(struct udevice *dev)
223{
224 struct ravb_priv *eth = dev_get_priv(dev);
225
226 /* Set config mode */
227 writel(CCC_OPC_CONFIG, eth->iobase + RAVB_REG_CCC);
228
229 /* Check the operating mode is changed to the config mode. */
Álvaro Fernández Rojas918de032018-01-23 17:14:55 +0100230 return wait_for_bit_le32(eth->iobase + RAVB_REG_CSR,
231 CSR_OPS_CONFIG, true, 100, true);
Marek Vasut17714cb2017-05-13 15:54:28 +0200232}
233
234static void ravb_base_desc_init(struct ravb_priv *eth)
235{
236 const u32 desc_size = RAVB_NUM_BASE_DESC * sizeof(struct ravb_desc);
237 int i;
238
239 /* Initialize all descriptors */
240 memset(eth->base_desc, 0x0, desc_size);
241
242 for (i = 0; i < RAVB_NUM_BASE_DESC; i++)
243 eth->base_desc[i].ctrl = RAVB_DESC_DT_EOS;
244
245 ravb_flush_dcache((uintptr_t)eth->base_desc, desc_size);
246
247 /* Register the descriptor base address table */
248 writel((uintptr_t)eth->base_desc, eth->iobase + RAVB_REG_DBAT);
249}
250
251static void ravb_tx_desc_init(struct ravb_priv *eth)
252{
253 const u32 desc_size = RAVB_NUM_TX_DESC * sizeof(struct ravb_desc);
254 int i;
255
256 /* Initialize all descriptors */
257 memset(eth->tx_desc, 0x0, desc_size);
258 eth->tx_desc_idx = 0;
259
260 for (i = 0; i < RAVB_NUM_TX_DESC; i++)
261 eth->tx_desc[i].ctrl = RAVB_DESC_DT_EEMPTY;
262
263 /* Mark the end of the descriptors */
264 eth->tx_desc[RAVB_NUM_TX_DESC - 1].ctrl = RAVB_DESC_DT_LINKFIX;
265 eth->tx_desc[RAVB_NUM_TX_DESC - 1].dptr = (uintptr_t)eth->tx_desc;
266 ravb_flush_dcache((uintptr_t)eth->tx_desc, desc_size);
267
268 /* Point the controller to the TX descriptor list. */
269 eth->base_desc[RAVB_TX_QUEUE_OFFSET].ctrl = RAVB_DESC_DT_LINKFIX;
270 eth->base_desc[RAVB_TX_QUEUE_OFFSET].dptr = (uintptr_t)eth->tx_desc;
271 ravb_flush_dcache((uintptr_t)&eth->base_desc[RAVB_TX_QUEUE_OFFSET],
272 sizeof(struct ravb_desc));
273}
274
275static void ravb_rx_desc_init(struct ravb_priv *eth)
276{
277 const u32 desc_size = RAVB_NUM_RX_DESC * sizeof(struct ravb_rxdesc);
278 int i;
279
280 /* Initialize all descriptors */
281 memset(eth->rx_desc, 0x0, desc_size);
282 eth->rx_desc_idx = 0;
283
284 for (i = 0; i < RAVB_NUM_RX_DESC; i++) {
285 eth->rx_desc[i].data.ctrl = RAVB_DESC_DT_EEMPTY |
286 RAVB_DESC_DS(PKTSIZE_ALIGN);
287 eth->rx_desc[i].data.dptr = (uintptr_t)eth->rx_desc[i].packet;
288
289 eth->rx_desc[i].link.ctrl = RAVB_DESC_DT_LINKFIX;
290 eth->rx_desc[i].link.dptr = (uintptr_t)&eth->rx_desc[i + 1];
291 }
292
293 /* Mark the end of the descriptors */
294 eth->rx_desc[RAVB_NUM_RX_DESC - 1].link.ctrl = RAVB_DESC_DT_LINKFIX;
295 eth->rx_desc[RAVB_NUM_RX_DESC - 1].link.dptr = (uintptr_t)eth->rx_desc;
296 ravb_flush_dcache((uintptr_t)eth->rx_desc, desc_size);
297
298 /* Point the controller to the rx descriptor list */
299 eth->base_desc[RAVB_RX_QUEUE_OFFSET].ctrl = RAVB_DESC_DT_LINKFIX;
300 eth->base_desc[RAVB_RX_QUEUE_OFFSET].dptr = (uintptr_t)eth->rx_desc;
301 ravb_flush_dcache((uintptr_t)&eth->base_desc[RAVB_RX_QUEUE_OFFSET],
302 sizeof(struct ravb_desc));
303}
304
305static int ravb_phy_config(struct udevice *dev)
306{
307 struct ravb_priv *eth = dev_get_priv(dev);
Simon Glassfa20e932020-12-03 16:55:20 -0700308 struct eth_pdata *pdata = dev_get_plat(dev);
Marek Vasut17714cb2017-05-13 15:54:28 +0200309 struct phy_device *phydev;
Mikhail Lappo8d819f62023-02-28 00:04:11 +0100310 int reg;
Marek Vasut17714cb2017-05-13 15:54:28 +0200311
Mikhail Lappo8d819f62023-02-28 00:04:11 +0100312 phydev = phy_connect(eth->bus, -1, dev, pdata->phy_interface);
Marek Vasut17714cb2017-05-13 15:54:28 +0200313 if (!phydev)
314 return -ENODEV;
315
316 eth->phydev = phydev;
317
Marek Vasut882294d2018-06-18 05:44:53 +0200318 phydev->supported &= SUPPORTED_100baseT_Full |
319 SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg |
320 SUPPORTED_TP | SUPPORTED_MII | SUPPORTED_Pause |
321 SUPPORTED_Asym_Pause;
322
Marek Vasut17714cb2017-05-13 15:54:28 +0200323 if (pdata->max_speed != 1000) {
Marek Vasut882294d2018-06-18 05:44:53 +0200324 phydev->supported &= ~SUPPORTED_1000baseT_Full;
Marek Vasut17714cb2017-05-13 15:54:28 +0200325 reg = phy_read(phydev, -1, MII_CTRL1000);
326 reg &= ~(BIT(9) | BIT(8));
327 phy_write(phydev, -1, MII_CTRL1000, reg);
328 }
329
330 phy_config(phydev);
331
332 return 0;
333}
334
335/* Set Mac address */
336static int ravb_write_hwaddr(struct udevice *dev)
337{
338 struct ravb_priv *eth = dev_get_priv(dev);
Simon Glassfa20e932020-12-03 16:55:20 -0700339 struct eth_pdata *pdata = dev_get_plat(dev);
Marek Vasut17714cb2017-05-13 15:54:28 +0200340 unsigned char *mac = pdata->enetaddr;
341
342 writel((mac[0] << 24) | (mac[1] << 16) | (mac[2] << 8) | mac[3],
343 eth->iobase + RAVB_REG_MAHR);
344
345 writel((mac[4] << 8) | mac[5], eth->iobase + RAVB_REG_MALR);
346
347 return 0;
348}
349
350/* E-MAC init function */
351static int ravb_mac_init(struct ravb_priv *eth)
352{
353 /* Disable MAC Interrupt */
354 writel(0, eth->iobase + RAVB_REG_ECSIPR);
355
Paul Barkerd8134202025-03-04 20:07:08 +0000356 /*
357 * Set receive frame length
358 *
359 * The length set here describes the frame from the destination address
360 * up to and including the CRC data. However only the frame data,
361 * excluding the CRC, are transferred to memory. To allow for the
362 * largest frames add the CRC length to the maximum Rx descriptor size.
363 */
364 writel(RFLR_RFL_MIN + ETH_FCS_LEN, eth->iobase + RAVB_REG_RFLR);
Marek Vasut17714cb2017-05-13 15:54:28 +0200365
366 return 0;
367}
368
369/* AVB-DMAC init function */
370static int ravb_dmac_init(struct udevice *dev)
371{
372 struct ravb_priv *eth = dev_get_priv(dev);
Simon Glassfa20e932020-12-03 16:55:20 -0700373 struct eth_pdata *pdata = dev_get_plat(dev);
Marek Vasut17714cb2017-05-13 15:54:28 +0200374 int ret = 0;
Adam Ford25418372022-02-25 14:32:52 -0600375 int mode = 0;
376 unsigned int delay;
377 bool explicit_delay = false;
Marek Vasut17714cb2017-05-13 15:54:28 +0200378
379 /* Set CONFIG mode */
380 ret = ravb_reset(dev);
381 if (ret)
382 return ret;
383
384 /* Disable all interrupts */
385 writel(0, eth->iobase + RAVB_REG_RIC0);
386 writel(0, eth->iobase + RAVB_REG_RIC1);
387 writel(0, eth->iobase + RAVB_REG_RIC2);
388 writel(0, eth->iobase + RAVB_REG_TIC);
389
390 /* Set little endian */
391 clrbits_le32(eth->iobase + RAVB_REG_CCC, CCC_BOC);
392
393 /* AVB rx set */
394 writel(0x18000001, eth->iobase + RAVB_REG_RCR);
395
396 /* FIFO size set */
397 writel(0x00222210, eth->iobase + RAVB_REG_TGC);
398
Marek Vasut41855122019-04-13 11:42:34 +0200399 /* Delay CLK: 2ns (not applicable on R-Car E3/D3) */
Marek Vasutf9726612024-02-27 17:05:47 +0100400 if ((renesas_get_cpu_type() == RENESAS_CPU_TYPE_R8A77990) ||
401 (renesas_get_cpu_type() == RENESAS_CPU_TYPE_R8A77995))
Marek Vasut41855122019-04-13 11:42:34 +0200402 return 0;
403
Adam Ford25418372022-02-25 14:32:52 -0600404 if (!dev_read_u32(dev, "rx-internal-delay-ps", &delay)) {
405 /* Valid values are 0 and 1800, according to DT bindings */
406 if (delay) {
407 mode |= APSR_RDM;
408 explicit_delay = true;
409 }
410 }
411
412 if (!dev_read_u32(dev, "tx-internal-delay-ps", &delay)) {
413 /* Valid values are 0 and 2000, according to DT bindings */
414 if (delay) {
415 mode |= APSR_TDM;
416 explicit_delay = true;
417 }
418 }
419
420 if (!explicit_delay) {
421 if (pdata->phy_interface == PHY_INTERFACE_MODE_RGMII_ID ||
422 pdata->phy_interface == PHY_INTERFACE_MODE_RGMII_RXID)
423 mode |= APSR_RDM;
424
425 if (pdata->phy_interface == PHY_INTERFACE_MODE_RGMII_ID ||
426 pdata->phy_interface == PHY_INTERFACE_MODE_RGMII_TXID)
427 mode |= APSR_TDM;
428 }
429
430 writel(mode, eth->iobase + RAVB_REG_APSR);
Marek Vasut17714cb2017-05-13 15:54:28 +0200431
432 return 0;
433}
434
435static int ravb_config(struct udevice *dev)
436{
437 struct ravb_priv *eth = dev_get_priv(dev);
Marek Vasut3364d7a2018-02-13 17:21:15 +0100438 struct phy_device *phy = eth->phydev;
Marek Vasut17714cb2017-05-13 15:54:28 +0200439 u32 mask = ECMR_CHG_DM | ECMR_RE | ECMR_TE;
440 int ret;
441
442 /* Configure AVB-DMAC register */
443 ravb_dmac_init(dev);
444
445 /* Configure E-MAC registers */
446 ravb_mac_init(eth);
447 ravb_write_hwaddr(dev);
448
Marek Vasut17714cb2017-05-13 15:54:28 +0200449 ret = phy_startup(phy);
450 if (ret)
451 return ret;
452
453 /* Set the transfer speed */
454 if (phy->speed == 100)
455 writel(0, eth->iobase + RAVB_REG_GECMR);
456 else if (phy->speed == 1000)
457 writel(1, eth->iobase + RAVB_REG_GECMR);
458
459 /* Check if full duplex mode is supported by the phy */
460 if (phy->duplex)
461 mask |= ECMR_DM;
462
463 writel(mask, eth->iobase + RAVB_REG_ECMR);
464
Marek Vasut17714cb2017-05-13 15:54:28 +0200465 return 0;
466}
467
Marek Vasut7457ce92018-01-19 23:58:32 +0100468static int ravb_start(struct udevice *dev)
Marek Vasut17714cb2017-05-13 15:54:28 +0200469{
470 struct ravb_priv *eth = dev_get_priv(dev);
471 int ret;
472
Marek Vasutc9746c62017-07-21 23:20:35 +0200473 ret = ravb_reset(dev);
474 if (ret)
Marek Vasut597e0072018-06-18 09:35:45 +0200475 return ret;
Marek Vasutc9746c62017-07-21 23:20:35 +0200476
Marek Vasut17714cb2017-05-13 15:54:28 +0200477 ravb_base_desc_init(eth);
478 ravb_tx_desc_init(eth);
479 ravb_rx_desc_init(eth);
480
481 ret = ravb_config(dev);
482 if (ret)
Marek Vasut597e0072018-06-18 09:35:45 +0200483 return ret;
Marek Vasut17714cb2017-05-13 15:54:28 +0200484
485 /* Setting the control will start the AVB-DMAC process. */
486 writel(CCC_OPC_OPERATION, eth->iobase + RAVB_REG_CCC);
487
488 return 0;
489}
490
491static void ravb_stop(struct udevice *dev)
492{
Marek Vasutc9746c62017-07-21 23:20:35 +0200493 struct ravb_priv *eth = dev_get_priv(dev);
494
Marek Vasut3364d7a2018-02-13 17:21:15 +0100495 phy_shutdown(eth->phydev);
Marek Vasut17714cb2017-05-13 15:54:28 +0200496 ravb_reset(dev);
497}
498
Marek Vasut980a3c52025-02-22 21:33:14 +0100499/* Bitbang MDIO access */
Marek Vasut183c10a2025-03-02 02:24:45 +0100500static int ravb_bb_mdio_active(struct mii_dev *miidev)
Marek Vasut980a3c52025-02-22 21:33:14 +0100501{
Marek Vasut183c10a2025-03-02 02:24:45 +0100502 struct ravb_priv *eth = miidev->priv;
Marek Vasut980a3c52025-02-22 21:33:14 +0100503
504 setbits_le32(eth->iobase + RAVB_REG_PIR, PIR_MMD);
505
506 return 0;
507}
508
Marek Vasut183c10a2025-03-02 02:24:45 +0100509static int ravb_bb_mdio_tristate(struct mii_dev *miidev)
Marek Vasut980a3c52025-02-22 21:33:14 +0100510{
Marek Vasut183c10a2025-03-02 02:24:45 +0100511 struct ravb_priv *eth = miidev->priv;
Marek Vasut980a3c52025-02-22 21:33:14 +0100512
513 clrbits_le32(eth->iobase + RAVB_REG_PIR, PIR_MMD);
514
515 return 0;
516}
517
Marek Vasut183c10a2025-03-02 02:24:45 +0100518static int ravb_bb_set_mdio(struct mii_dev *miidev, int v)
Marek Vasut980a3c52025-02-22 21:33:14 +0100519{
Marek Vasut183c10a2025-03-02 02:24:45 +0100520 struct ravb_priv *eth = miidev->priv;
Marek Vasut980a3c52025-02-22 21:33:14 +0100521
522 if (v)
523 setbits_le32(eth->iobase + RAVB_REG_PIR, PIR_MDO);
524 else
525 clrbits_le32(eth->iobase + RAVB_REG_PIR, PIR_MDO);
526
527 return 0;
528}
529
Marek Vasut183c10a2025-03-02 02:24:45 +0100530static int ravb_bb_get_mdio(struct mii_dev *miidev, int *v)
Marek Vasut980a3c52025-02-22 21:33:14 +0100531{
Marek Vasut183c10a2025-03-02 02:24:45 +0100532 struct ravb_priv *eth = miidev->priv;
Marek Vasut980a3c52025-02-22 21:33:14 +0100533
534 *v = (readl(eth->iobase + RAVB_REG_PIR) & PIR_MDI) >> 3;
535
536 return 0;
537}
538
Marek Vasut183c10a2025-03-02 02:24:45 +0100539static int ravb_bb_set_mdc(struct mii_dev *miidev, int v)
Marek Vasut980a3c52025-02-22 21:33:14 +0100540{
Marek Vasut183c10a2025-03-02 02:24:45 +0100541 struct ravb_priv *eth = miidev->priv;
Marek Vasut980a3c52025-02-22 21:33:14 +0100542
543 if (v)
544 setbits_le32(eth->iobase + RAVB_REG_PIR, PIR_MDC);
545 else
546 clrbits_le32(eth->iobase + RAVB_REG_PIR, PIR_MDC);
547
548 return 0;
549}
550
Marek Vasut183c10a2025-03-02 02:24:45 +0100551static int ravb_bb_delay(struct mii_dev *miidev)
Marek Vasut980a3c52025-02-22 21:33:14 +0100552{
553 udelay(10);
554
555 return 0;
556}
557
Marek Vasut3d5149c2025-03-02 02:24:42 +0100558static const struct bb_miiphy_bus_ops ravb_bb_miiphy_bus_ops = {
559 .mdio_active = ravb_bb_mdio_active,
560 .mdio_tristate = ravb_bb_mdio_tristate,
561 .set_mdio = ravb_bb_set_mdio,
562 .get_mdio = ravb_bb_get_mdio,
563 .set_mdc = ravb_bb_set_mdc,
564 .delay = ravb_bb_delay,
565};
566
Marek Vasut5814ed42025-03-02 02:24:43 +0100567static int ravb_bb_miiphy_read(struct mii_dev *miidev, int addr,
568 int devad, int reg)
569{
Marek Vasut65867d32025-03-02 02:24:44 +0100570 return bb_miiphy_read(miidev, &ravb_bb_miiphy_bus_ops,
571 addr, devad, reg);
Marek Vasut5814ed42025-03-02 02:24:43 +0100572}
573
574static int ravb_bb_miiphy_write(struct mii_dev *miidev, int addr,
575 int devad, int reg, u16 value)
576{
Marek Vasut65867d32025-03-02 02:24:44 +0100577 return bb_miiphy_write(miidev, &ravb_bb_miiphy_bus_ops,
578 addr, devad, reg, value);
Marek Vasut5814ed42025-03-02 02:24:43 +0100579}
580
Marek Vasut17714cb2017-05-13 15:54:28 +0200581static int ravb_probe(struct udevice *dev)
582{
Simon Glassfa20e932020-12-03 16:55:20 -0700583 struct eth_pdata *pdata = dev_get_plat(dev);
Marek Vasut17714cb2017-05-13 15:54:28 +0200584 struct ravb_priv *eth = dev_get_priv(dev);
585 struct mii_dev *mdiodev;
586 void __iomem *iobase;
587 int ret;
588
589 iobase = map_physmem(pdata->iobase, 0x1000, MAP_NOCACHE);
590 eth->iobase = iobase;
591
Adam Forda4ba7ff2021-12-06 10:29:26 -0600592 ret = clk_get_bulk(dev, &eth->clks);
Marek Vasutc9746c62017-07-21 23:20:35 +0200593 if (ret < 0)
Paul Barker433863a2025-03-04 20:07:09 +0000594 goto err_clk_get;
Marek Vasutc9746c62017-07-21 23:20:35 +0200595
Marek Vasut89b02fd2025-03-02 02:24:48 +0100596 mdiodev = mdio_alloc();
597 if (!mdiodev) {
Marek Vasut17714cb2017-05-13 15:54:28 +0200598 ret = -ENOMEM;
599 goto err_mdio_alloc;
600 }
601
Marek Vasut5814ed42025-03-02 02:24:43 +0100602 mdiodev->read = ravb_bb_miiphy_read;
603 mdiodev->write = ravb_bb_miiphy_write;
Marek Vasut183c10a2025-03-02 02:24:45 +0100604 mdiodev->priv = eth;
Marek Vasut17714cb2017-05-13 15:54:28 +0200605 snprintf(mdiodev->name, sizeof(mdiodev->name), dev->name);
606
607 ret = mdio_register(mdiodev);
608 if (ret < 0)
609 goto err_mdio_register;
610
Marek Vasut89b02fd2025-03-02 02:24:48 +0100611 eth->bus = mdiodev;
Marek Vasut17714cb2017-05-13 15:54:28 +0200612
Marek Vasut3364d7a2018-02-13 17:21:15 +0100613 /* Bring up PHY */
Adam Forda4ba7ff2021-12-06 10:29:26 -0600614 ret = clk_enable_bulk(&eth->clks);
Marek Vasut3364d7a2018-02-13 17:21:15 +0100615 if (ret)
Paul Barker433863a2025-03-04 20:07:09 +0000616 goto err_clk_enable;
Marek Vasut3364d7a2018-02-13 17:21:15 +0100617
618 ret = ravb_reset(dev);
619 if (ret)
Paul Barker433863a2025-03-04 20:07:09 +0000620 goto err_clk_enable;
Marek Vasut3364d7a2018-02-13 17:21:15 +0100621
622 ret = ravb_phy_config(dev);
623 if (ret)
Paul Barker433863a2025-03-04 20:07:09 +0000624 goto err_clk_enable;
Marek Vasut3364d7a2018-02-13 17:21:15 +0100625
Marek Vasut17714cb2017-05-13 15:54:28 +0200626 return 0;
627
Paul Barker433863a2025-03-04 20:07:09 +0000628err_clk_enable:
629 mdio_unregister(mdiodev);
Marek Vasut17714cb2017-05-13 15:54:28 +0200630err_mdio_register:
Marek Vasut89b02fd2025-03-02 02:24:48 +0100631 mdio_free(mdiodev);
Marek Vasut17714cb2017-05-13 15:54:28 +0200632err_mdio_alloc:
Paul Barker433863a2025-03-04 20:07:09 +0000633 clk_release_bulk(&eth->clks);
634err_clk_get:
Marek Vasut17714cb2017-05-13 15:54:28 +0200635 unmap_physmem(eth->iobase, MAP_NOCACHE);
636 return ret;
637}
638
639static int ravb_remove(struct udevice *dev)
640{
641 struct ravb_priv *eth = dev_get_priv(dev);
642
Adam Forda4ba7ff2021-12-06 10:29:26 -0600643 clk_release_bulk(&eth->clks);
Marek Vasut3364d7a2018-02-13 17:21:15 +0100644
Marek Vasut17714cb2017-05-13 15:54:28 +0200645 free(eth->phydev);
646 mdio_unregister(eth->bus);
647 mdio_free(eth->bus);
648 unmap_physmem(eth->iobase, MAP_NOCACHE);
649
650 return 0;
651}
652
Marek Vasut17714cb2017-05-13 15:54:28 +0200653static const struct eth_ops ravb_ops = {
654 .start = ravb_start,
655 .send = ravb_send,
656 .recv = ravb_recv,
657 .free_pkt = ravb_free_pkt,
658 .stop = ravb_stop,
659 .write_hwaddr = ravb_write_hwaddr,
660};
661
Simon Glassaad29ae2020-12-03 16:55:21 -0700662int ravb_of_to_plat(struct udevice *dev)
Marek Vasut934fd3b2017-07-21 23:20:33 +0200663{
Simon Glassfa20e932020-12-03 16:55:20 -0700664 struct eth_pdata *pdata = dev_get_plat(dev);
Marek Vasut934fd3b2017-07-21 23:20:33 +0200665
Masahiro Yamadaa89b4de2020-07-17 14:36:48 +0900666 pdata->iobase = dev_read_addr(dev);
Marek Behúnbc194772022-04-07 00:33:01 +0200667
668 pdata->phy_interface = dev_read_phy_mode(dev);
Marek Behún48631e42022-04-07 00:33:03 +0200669 if (pdata->phy_interface == PHY_INTERFACE_MODE_NA)
Marek Vasut934fd3b2017-07-21 23:20:33 +0200670 return -EINVAL;
Marek Vasut934fd3b2017-07-21 23:20:33 +0200671
Paul Barker150f4412024-11-20 09:49:39 +0000672 pdata->max_speed = dev_read_u32_default(dev, "max-speed", 1000);
Marek Vasut934fd3b2017-07-21 23:20:33 +0200673
Marek Behúnbc194772022-04-07 00:33:01 +0200674 return 0;
Marek Vasut934fd3b2017-07-21 23:20:33 +0200675}
676
677static const struct udevice_id ravb_ids[] = {
Marek Vasut934fd3b2017-07-21 23:20:33 +0200678 { .compatible = "renesas,etheravb-rcar-gen3" },
Hai Phamaee59c52023-04-07 17:12:17 +0200679 { .compatible = "renesas,etheravb-rcar-gen4" },
Marek Vasut934fd3b2017-07-21 23:20:33 +0200680 { }
681};
682
Marek Vasut17714cb2017-05-13 15:54:28 +0200683U_BOOT_DRIVER(eth_ravb) = {
684 .name = "ravb",
685 .id = UCLASS_ETH,
Marek Vasut934fd3b2017-07-21 23:20:33 +0200686 .of_match = ravb_ids,
Simon Glassaad29ae2020-12-03 16:55:21 -0700687 .of_to_plat = ravb_of_to_plat,
Marek Vasut17714cb2017-05-13 15:54:28 +0200688 .probe = ravb_probe,
689 .remove = ravb_remove,
690 .ops = &ravb_ops,
Simon Glass8a2b47f2020-12-03 16:55:17 -0700691 .priv_auto = sizeof(struct ravb_priv),
Simon Glass71fa5b42020-12-03 16:55:18 -0700692 .plat_auto = sizeof(struct eth_pdata),
Marek Vasut17714cb2017-05-13 15:54:28 +0200693 .flags = DM_FLAG_ALLOC_PRIV_DMA,
694};