blob: 8da29c4afc01659c54fc730f976c76114aed3142 [file] [log] [blame]
wdenk0bbcbd22004-08-28 22:45:57 +00001/*
dzu@denx.de8f6fedd2006-04-19 11:52:46 +02002 * (C) Copyright 2006 Detlev Zundel, dzu@denx.de
wdenk8d5d28a2005-04-02 22:37:54 +00003 * (C) Copyright 2005
wdenk0bbcbd22004-08-28 22:45:57 +00004 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25/*
26 * board/config.h - configuration options, board specific
27 */
28
29#ifndef __CONFIG_H
30#define __CONFIG_H
31
32/*
33 * High Level Configuration Options
34 * (easy to change)
35 */
36#define CONFIG_MPC852T 1
37#define CONFIG_NC650 1
38
39#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
40#undef CONFIG_8xx_CONS_SMC2
41#undef CONFIG_8xx_CONS_NONE
42#define CONFIG_BAUDRATE 115200
43#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
44
45/*
46 * 10 MHz - PLL input clock
47 */
wdenk5b835a32004-09-28 19:00:19 +000048#define CONFIG_8xx_OSCLK 10000000
wdenk0bbcbd22004-08-28 22:45:57 +000049
50/*
51 * 50 MHz - default CPU clock
52 */
wdenk20bddb32004-09-28 17:59:53 +000053#define CONFIG_8xx_CPUCLK_DEFAULT 50000000
wdenk0bbcbd22004-08-28 22:45:57 +000054
55/*
56 * 15 MHz - CPU minimum clock
57 */
wdenk20bddb32004-09-28 17:59:53 +000058#define CFG_8xx_CPUCLK_MIN 15000000
wdenk0bbcbd22004-08-28 22:45:57 +000059
60/*
61 * 133 MHz - CPU maximum clock
62 */
wdenk20bddb32004-09-28 17:59:53 +000063#define CFG_8xx_CPUCLK_MAX 133000000
wdenk0bbcbd22004-08-28 22:45:57 +000064
65#define CFG_MEASURE_CPUCLK
wdenk5b835a32004-09-28 19:00:19 +000066#define CFG_8XX_XIN CONFIG_8xx_OSCLK
wdenk0bbcbd22004-08-28 22:45:57 +000067
68#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
dzu@denx.de8f6fedd2006-04-19 11:52:46 +020069#define CONFIG_AUTOBOOT_KEYED
70#define CONFIG_AUTOBOOT_PROMPT "\nEnter password - autoboot in %d seconds...\n"
71#define CONFIG_AUTOBOOT_DELAY_STR "ids"
72#define CONFIG_BOOT_RETRY_TIME 900
73#define CONFIG_BOOT_RETRY_MIN 30
wdenk0bbcbd22004-08-28 22:45:57 +000074
75#define CONFIG_PREBOOT "echo;echo Type \"run flash_nfs\" to mount root filesystem over NFS;echo"
76
77#undef CONFIG_BOOTARGS
78#define CONFIG_BOOTCOMMAND \
79 "bootp;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010080 "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
81 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off;" \
wdenk0bbcbd22004-08-28 22:45:57 +000082 "bootm"
83
dzu@denx.de8f6fedd2006-04-19 11:52:46 +020084#define CONFIG_WATCHDOG /* watchdog enabled */
wdenk0bbcbd22004-08-28 22:45:57 +000085
86#undef CONFIG_STATUS_LED /* Status LED disabled */
87
88#define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
89
90#define CONFIG_FEC_ENET 1 /* use FEC ethernet */
91#define FEC_ENET
92#define CONFIG_MII
93#define CFG_DISCOVER_PHY 1
94
95
96/* enable I2C and select the hardware/software driver */
97#undef CONFIG_HARD_I2C /* I2C with hardware support */
98#define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
99#define CFG_I2C_SPEED 100000 /* 100 kHz */
100#define CFG_I2C_SLAVE 0x7f
101
102/*
103 * Software (bit-bang) I2C driver configuration
104 */
dzu@denx.de8f6fedd2006-04-19 11:52:46 +0200105#if defined(CONFIG_IDS852_REV1)
106
wdenk27e628f2004-10-11 23:03:10 +0000107#define SCL 0x1000 /* PA 3 */
108#define SDA 0x2000 /* PA 2 */
wdenk0bbcbd22004-08-28 22:45:57 +0000109
Wolfgang Denk27a5b0b2005-10-13 01:45:54 +0200110#define __I2C_DIR immr->im_ioport.iop_padir
111#define __I2C_DAT immr->im_ioport.iop_padat
112#define __I2C_PAR immr->im_ioport.iop_papar
dzu@denx.de8f6fedd2006-04-19 11:52:46 +0200113
114#elif defined(CONFIG_IDS852_REV2)
115
116#define SCL 0x0002 /* PB 30 */
117#define SDA 0x0001 /* PB 31 */
118
119#define __I2C_PAR immr->im_cpm.cp_pbpar
120#define __I2C_DIR immr->im_cpm.cp_pbdir
121#define __I2C_DAT immr->im_cpm.cp_pbdat
122
123#endif
124
Wolfgang Denk27a5b0b2005-10-13 01:45:54 +0200125#define I2C_INIT { __I2C_PAR &= ~(SDA|SCL); \
126 __I2C_DIR |= (SDA|SCL); }
127#define I2C_READ ((__I2C_DAT & SDA) ? 1 : 0)
128#define I2C_SDA(x) { if (x) __I2C_DAT |= SDA; else __I2C_DAT &= ~SDA; }
129#define I2C_SCL(x) { if (x) __I2C_DAT |= SCL; else __I2C_DAT &= ~SCL; }
130#define I2C_DELAY { udelay(5); }
131#define I2C_ACTIVE { __I2C_DIR |= SDA; }
132#define I2C_TRISTATE { __I2C_DIR &= ~SDA; }
wdenk0bbcbd22004-08-28 22:45:57 +0000133
wdenk27e628f2004-10-11 23:03:10 +0000134#define CONFIG_RTC_PCF8563
135#define CFG_I2C_RTC_ADDR 0x51
wdenk0bbcbd22004-08-28 22:45:57 +0000136
137#define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
138 CFG_CMD_ASKENV | \
wdenk8d5d28a2005-04-02 22:37:54 +0000139 CFG_CMD_DATE | \
wdenk0bbcbd22004-08-28 22:45:57 +0000140 CFG_CMD_DHCP | \
wdenk0bbcbd22004-08-28 22:45:57 +0000141 CFG_CMD_I2C | \
wdenk27e628f2004-10-11 23:03:10 +0000142 CFG_CMD_NAND | \
wdenke84ec902005-05-05 00:04:14 +0000143 CFG_CMD_JFFS2 | \
wdenk8d5d28a2005-04-02 22:37:54 +0000144 CFG_CMD_NFS | \
145 CFG_CMD_SNTP )
wdenk0bbcbd22004-08-28 22:45:57 +0000146
147/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
148#include <cmd_confdefs.h>
149
150/*
151 * Miscellaneous configurable options
152 */
153#define CFG_LONGHELP /* undef to save memory */
154#define CFG_PROMPT "=> " /* Monitor Command Prompt */
155#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
156#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
157#else
158#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
159#endif
160#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
161#define CFG_MAXARGS 16 /* max number of command args */
162#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
163
164#define CFG_MEMTEST_START 0x0100000 /* memtest works on */
165#define CFG_MEMTEST_END 0x0400000 /* 1 ... 4 MB in DRAM */
166
167#define CFG_LOAD_ADDR 0x00100000
168
169#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
170
171#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
172
173/*
174 * Low Level Configuration Settings
175 * (address mappings, register initial values, etc.)
176 * You should know what you are doing if you make changes here.
177 */
178/*-----------------------------------------------------------------------
179 * Internal Memory Mapped Register
180 */
181#define CFG_IMMR 0xF0000000
182#define CFG_IMMR_SIZE ((uint)(64 * 1024))
183
184/*-----------------------------------------------------------------------
185 * Definitions for initial stack pointer and data area (in DPRAM)
186 */
187#define CFG_INIT_RAM_ADDR CFG_IMMR
188#define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
189#define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
190#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
191#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
192
193/*-----------------------------------------------------------------------
194 * Start addresses for the final memory configuration
195 * (Set up by the startup code)
196 * Please note that CFG_SDRAM_BASE _must_ start at 0
197 */
198#define CFG_SDRAM_BASE 0x00000000
199#define CFG_FLASH_BASE 0x40000000
200
201#define CFG_RESET_ADDRESS 0xFFF00100
202
203#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
204#define CFG_MONITOR_BASE TEXT_BASE
205#define CFG_MALLOC_LEN (256 << 10) /* Reserve 256 kB for malloc() */
206
207/*
208 * For booting Linux, the board info and command line data
209 * have to be in the first 8 MB of memory, since this is
210 * the maximum mapped by the Linux kernel during initialization.
211 */
212#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
213/*-----------------------------------------------------------------------
214 * FLASH organization
215 */
216#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
217#define CFG_MAX_FLASH_SECT 64 /* max number of sectors on one chip */
218
219#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
220#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
221
222
223#define CFG_ENV_IS_IN_FLASH 1
224#define CFG_ENV_OFFSET 0x00740000
225
226#define CFG_ENV_SECT_SIZE 0x20000 /* Total Size of Environment sector */
227#define CFG_ENV_SIZE 0x4000 /* Used Size of Environment Sector */
228
229/*-----------------------------------------------------------------------
230 * Cache Configuration
231 */
232#define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
233#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
234#define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
235#endif
236
wdenk27e628f2004-10-11 23:03:10 +0000237/*
238 * NAND flash support
239 */
Marian Balakowicz6a076752006-04-08 19:08:06 +0200240#define CFG_NAND_LEGACY
241
wdenk27e628f2004-10-11 23:03:10 +0000242#define CFG_MAX_NAND_DEVICE 1
243#define NAND_ChipID_UNKNOWN 0x00
244#define SECTORSIZE 512
245#define NAND_MAX_FLOORS 1
246#define NAND_MAX_CHIPS 1
247#define ADDR_PAGE 2
248#define ADDR_COLUMN_PAGE 3
249#define ADDR_COLUMN 1
250#define NAND_NO_RB
251
wdenk27e628f2004-10-11 23:03:10 +0000252
wdenk0bbcbd22004-08-28 22:45:57 +0000253/*-----------------------------------------------------------------------
254 * SYPCR - System Protection Control 11-9
255 * SYPCR can only be written once after reset!
256 *-----------------------------------------------------------------------
257 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
258 */
259#if defined(CONFIG_WATCHDOG)
260#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
261 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
262#else
263#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
264#endif
265
266/*-----------------------------------------------------------------------
267 * SIUMCR - SIU Module Configuration 11-6
268 *-----------------------------------------------------------------------
269 */
270#define CFG_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
271
272/*-----------------------------------------------------------------------
273 * TBSCR - Time Base Status and Control 11-26
274 *-----------------------------------------------------------------------
275 * Clear Reference Interrupt Status, Timebase freezing enabled
276 */
277#define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBE)
278
279/*-----------------------------------------------------------------------
280 * PISCR - Periodic Interrupt Status and Control 11-31
281 *-----------------------------------------------------------------------
282 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
283 */
284#define CFG_PISCR (PISCR_PS | PISCR_PITF)
285
286/*-----------------------------------------------------------------------
287 * SCCR - System Clock and reset Control Register 15-27
288 *-----------------------------------------------------------------------
289 * Set clock output, timebase and RTC source and divider,
290 * power management and some other internal clocks
291 */
292#define SCCR_MASK SCCR_EBDF11
293#define CFG_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | \
294 SCCR_DFBRG00 | SCCR_DFNL000 | SCCR_DFNH000 | \
295 SCCR_DFLCD000 | SCCR_DFALCD00)
296
297 /*-----------------------------------------------------------------------
298 *
299 *-----------------------------------------------------------------------
300 *
301 */
302#define CFG_DER 0
303
304/*
305 * Init Memory Controller:
306 *
307 * BR0 and OR0 (FLASH)
308 */
309
310#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
311
312#define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
313#define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
314
315/* FLASH timing: Default value of OR0 after reset */
316#define CFG_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_MSK | OR_BI | \
317 OR_SCY_15_CLK | OR_TRLX)
318
319#define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
320#define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
321#define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_8 | BR_V)
322
323/*
dzu@denx.de8f6fedd2006-04-19 11:52:46 +0200324 * BR2 and OR2 (NAND Flash) - addressed through UPMB on rev 1
325 * rev2 only uses the chipselect
wdenk27e628f2004-10-11 23:03:10 +0000326 */
327#define CFG_NAND_BASE 0x50000000
328#define CFG_NAND_SIZE 0x04000000
329
330#define CFG_OR_TIMING_NAND (OR_CSNT_SAM | OR_ACS_DIV1 | OR_BI | \
331 OR_SCY_15_CLK | OR_EHTR | OR_TRLX)
332
wdenka8121e62005-03-14 23:01:03 +0000333#define CFG_BR2_PRELIM ((CFG_NAND_BASE & BR_BA_MSK) | BR_PS_8 | BR_MS_UPMB | BR_V )
wdenka5948882005-03-27 23:41:39 +0000334#define CFG_OR2_PRELIM (((-CFG_NAND_SIZE) & OR_AM_MSK) | OR_BI )
wdenk27e628f2004-10-11 23:03:10 +0000335
336/*
wdenk0bbcbd22004-08-28 22:45:57 +0000337 * BR3 and OR3 (SDRAM)
338 */
339#define SDRAM_BASE3_PRELIM 0x00000000 /* SDRAM bank */
340#define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
341
342 /*
343 * SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care)
344 */
345#define CFG_OR_TIMING_SDRAM 0x00000A00
346
347#define CFG_OR3_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM)
348#define CFG_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V)
349
350/*
dzu@denx.de8f6fedd2006-04-19 11:52:46 +0200351 * BR4 and OR4 (CPLD)
352 */
353#define CFG_CPLD_BASE 0x80000000 /* CPLD */
354#define CFG_CPLD_SIZE 0x10000 /* only 16 used */
355
356#define CFG_OR_TIMING_CPLD (OR_CSNT_SAM | OR_ACS_DIV1 | OR_BI | \
357 OR_SCY_1_CLK)
358
359#define CFG_BR4_PRELIM ((CFG_CPLD_BASE & BR_BA_MSK) | BR_PS_8 | BR_V )
360#define CFG_OR4_PRELIM (((-CFG_CPLD_SIZE) & OR_AM_MSK) | CFG_OR_TIMING_CPLD)
361
362/*
wdenk2ff96812004-11-17 20:44:20 +0000363 * BR5 and OR5 (SRAM)
364 */
365#define CFG_SRAM_BASE 0x60000000
366#define CFG_SRAM_SIZE 0x00080000
367
368#define CFG_OR_TIMING_SRAM (OR_CSNT_SAM | OR_ACS_DIV1 | OR_BI | \
369 OR_SCY_15_CLK | OR_EHTR | OR_TRLX)
370
371#define CFG_BR5_PRELIM ((CFG_SRAM_BASE & BR_BA_MSK) | BR_PS_8 | BR_V )
372#define CFG_OR5_PRELIM (((-CFG_SRAM_SIZE) & OR_AM_MSK) | CFG_OR_TIMING_SRAM)
373
dzu@denx.de8f6fedd2006-04-19 11:52:46 +0200374#if defined(CONFIG_CP850)
375/*
376 * BR6 and OR6 (DPRAM) - only on CP850
377 */
378#define CFG_OR6_PRELIM 0xffff8170
379#define CFG_BR6_PRELIM 0xa0000401
380#define DPRAM_BASE_ADDR 0xa0000000
381
382#define CONFIG_MISC_INIT_R 1
383#endif
wdenk2ff96812004-11-17 20:44:20 +0000384
wdenk2ff96812004-11-17 20:44:20 +0000385/*
wdenk0bbcbd22004-08-28 22:45:57 +0000386 * 4096 Rows from SDRAM example configuration
387 * 1000 factor s -> ms
388 * 64 PTP (pre-divider from MPTPR) from SDRAM example configuration
389 * 4 Number of refresh cycles per period
390 * 64 Refresh cycle in ms per number of rows
391 */
wdenk20bddb32004-09-28 17:59:53 +0000392#define CFG_PTA_PER_CLK ((4096 * 64 * 1000) / (4 * 64))
wdenk0bbcbd22004-08-28 22:45:57 +0000393
394/*
395 * Memory Periodic Timer Prescaler
396 */
397
398/* periodic timer for refresh */
399#define CFG_MAMR_PTA 39
400
401/* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
402#define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
403#define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
404
405/* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
406#define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
407#define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
408
409/*
410 * MAMR settings for SDRAM
411 */
412
413#define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
414 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
415 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
416#define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
417 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
418 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
419
420/*
wdenka8121e62005-03-14 23:01:03 +0000421 * MBMR settings for NAND flash
422 */
423
424#define CFG_MBMR_NAND ( MBMR_WLFB_5X )
425
426/*
wdenk0bbcbd22004-08-28 22:45:57 +0000427 * Internal Definitions
428 *
429 * Boot Flags
430 */
431#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
432#define BOOTFLAG_WARM 0x02 /* Software reboot */
433
wdenke84ec902005-05-05 00:04:14 +0000434#define CONFIG_JFFS2_NAND 1 /* jffs2 on nand support */
wdenke84ec902005-05-05 00:04:14 +0000435#define NAND_CACHE_PAGES 16 /* size of nand cache in 512 bytes pages */
wdenk0bbcbd22004-08-28 22:45:57 +0000436
Wolfgang Denk47f57792005-08-08 01:03:24 +0200437/*
438 * JFFS2 partitions
439 */
440
441/* No command line, one static partition */
442#undef CONFIG_JFFS2_CMDLINE
443#define CONFIG_JFFS2_DEV "nand0"
444#define CONFIG_JFFS2_PART_SIZE 0x00400000
445#define CONFIG_JFFS2_PART_OFFSET 0x00000000
446
447/* mtdparts command line support */
Wolfgang Denk47f57792005-08-08 01:03:24 +0200448#define CONFIG_JFFS2_CMDLINE
449#define MTDIDS_DEFAULT "nor0=nc650-0,nand0=nc650-nand"
450
451#define MTDPARTS_DEFAULT "mtdparts=nc650-0:1m(kernel1),1m(kernel2)," \
dzu@denx.de8f6fedd2006-04-19 11:52:46 +0200452 "4m(cramfs1),1m(cramfs2)," \
453 "256k(u-boot),128k(env);" \
454 "nc650-nand:4m(jffs1),28m(jffs2)"
Wolfgang Denk47f57792005-08-08 01:03:24 +0200455
wdenk0bbcbd22004-08-28 22:45:57 +0000456#endif /* __CONFIG_H */