blob: 081d517f53c2f80ef0b959f99ef0725aee647d69 [file] [log] [blame]
Fabio Estevam5c824dd2013-09-26 22:59:25 -03001/*
2 * Copyright (C) 2013 Freescale Semiconductor, Inc.
3 *
4 * Author: Fabio Estevam <fabio.estevam@freescale.com>
5 *
6 * SPDX-License-Identifier: GPL-2.0+
7 */
8
9#include <asm/arch/clock.h>
10#include <asm/arch/imx-regs.h>
11#include <asm/arch/iomux.h>
Giuseppe Paganocbadb0b2013-11-15 17:42:51 +010012#include <malloc.h>
Fabio Estevam5c824dd2013-09-26 22:59:25 -030013#include <asm/arch/mx6-pins.h>
14#include <asm/errno.h>
15#include <asm/gpio.h>
16#include <asm/imx-common/iomux-v3.h>
17#include <mmc.h>
18#include <fsl_esdhc.h>
19#include <asm/arch/crm_regs.h>
20#include <asm/io.h>
21#include <asm/arch/sys_proto.h>
Giuseppe Paganocbadb0b2013-11-15 17:42:51 +010022#include <micrel.h>
23#include <miiphy.h>
24#include <netdev.h>
Fabio Estevam5c824dd2013-09-26 22:59:25 -030025
26DECLARE_GLOBAL_DATA_PTR;
27
28#define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
29 PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
30 PAD_CTL_SRE_FAST | PAD_CTL_HYS)
31
Giuseppe Paganocbadb0b2013-11-15 17:42:51 +010032#define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
33 PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
34
Fabio Estevam5c824dd2013-09-26 22:59:25 -030035#define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | \
36 PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \
37 PAD_CTL_SRE_FAST | PAD_CTL_HYS)
38
39#define WDT_EN IMX_GPIO_NR(5, 4)
40#define WDT_TRG IMX_GPIO_NR(3, 19)
41
42int dram_init(void)
43{
44 gd->ram_size = (phys_size_t)CONFIG_DDR_MB * 1024 * 1024;
45
46 return 0;
47}
48
49static iomux_v3_cfg_t const uart2_pads[] = {
Eric Nelson3d3be0a2013-11-04 17:00:51 -070050 MX6_PAD_EIM_D26__UART2_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
51 MX6_PAD_EIM_D27__UART2_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
Fabio Estevam5c824dd2013-09-26 22:59:25 -030052};
53
54static iomux_v3_cfg_t const usdhc3_pads[] = {
Eric Nelson3d3be0a2013-11-04 17:00:51 -070055 MX6_PAD_SD3_CLK__SD3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
56 MX6_PAD_SD3_CMD__SD3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
57 MX6_PAD_SD3_DAT0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
58 MX6_PAD_SD3_DAT1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
59 MX6_PAD_SD3_DAT2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
60 MX6_PAD_SD3_DAT3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
Fabio Estevam5c824dd2013-09-26 22:59:25 -030061};
62
63static iomux_v3_cfg_t const wdog_pads[] = {
Eric Nelson3d3be0a2013-11-04 17:00:51 -070064 MX6_PAD_EIM_A24__GPIO5_IO04 | MUX_PAD_CTRL(NO_PAD_CTRL),
65 MX6_PAD_EIM_D19__GPIO3_IO19,
Fabio Estevam5c824dd2013-09-26 22:59:25 -030066};
67
Giuseppe Paganocbadb0b2013-11-15 17:42:51 +010068int mx6_rgmii_rework(struct phy_device *phydev)
69{
70 /*
71 * Bug: Apparently uDoo does not works with Gigabit switches...
72 * Limiting speed to 10/100Mbps, and setting master mode, seems to
73 * be the only way to have a successfull PHY auto negotiation.
74 * How to fix: Understand why Linux kernel do not have this issue.
75 */
76 phy_write(phydev, MDIO_DEVAD_NONE, MII_CTRL1000, 0x1c00);
77
78 /* control data pad skew - devaddr = 0x02, register = 0x04 */
79 ksz9031_phy_extended_write(phydev, 0x02,
80 MII_KSZ9031_EXT_RGMII_CTRL_SIG_SKEW,
81 MII_KSZ9031_MOD_DATA_NO_POST_INC, 0x0000);
82 /* rx data pad skew - devaddr = 0x02, register = 0x05 */
83 ksz9031_phy_extended_write(phydev, 0x02,
84 MII_KSZ9031_EXT_RGMII_RX_DATA_SKEW,
85 MII_KSZ9031_MOD_DATA_NO_POST_INC, 0x0000);
86 /* tx data pad skew - devaddr = 0x02, register = 0x05 */
87 ksz9031_phy_extended_write(phydev, 0x02,
88 MII_KSZ9031_EXT_RGMII_TX_DATA_SKEW,
89 MII_KSZ9031_MOD_DATA_NO_POST_INC, 0x0000);
90 /* gtx and rx clock pad skew - devaddr = 0x02, register = 0x08 */
91 ksz9031_phy_extended_write(phydev, 0x02,
92 MII_KSZ9031_EXT_RGMII_CLOCK_SKEW,
93 MII_KSZ9031_MOD_DATA_NO_POST_INC, 0x03FF);
94 return 0;
95}
96
97static iomux_v3_cfg_t const enet_pads1[] = {
98 MX6_PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
99 MX6_PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
100 MX6_PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
101 MX6_PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
102 MX6_PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
103 MX6_PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
104 MX6_PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
105 MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
106 MX6_PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL),
107 MX6_PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
108 /* RGMII reset */
109 MX6_PAD_EIM_D23__GPIO3_IO23 | MUX_PAD_CTRL(NO_PAD_CTRL),
110 /* Ethernet power supply */
111 MX6_PAD_EIM_EB3__GPIO2_IO31 | MUX_PAD_CTRL(NO_PAD_CTRL),
112 /* pin 32 - 1 - (MODE0) all */
113 MX6_PAD_RGMII_RD0__GPIO6_IO25 | MUX_PAD_CTRL(NO_PAD_CTRL),
114 /* pin 31 - 1 - (MODE1) all */
115 MX6_PAD_RGMII_RD1__GPIO6_IO27 | MUX_PAD_CTRL(NO_PAD_CTRL),
116 /* pin 28 - 1 - (MODE2) all */
117 MX6_PAD_RGMII_RD2__GPIO6_IO28 | MUX_PAD_CTRL(NO_PAD_CTRL),
118 /* pin 27 - 1 - (MODE3) all */
119 MX6_PAD_RGMII_RD3__GPIO6_IO29 | MUX_PAD_CTRL(NO_PAD_CTRL),
120 /* pin 33 - 1 - (CLK125_EN) 125Mhz clockout enabled */
121 MX6_PAD_RGMII_RX_CTL__GPIO6_IO24 | MUX_PAD_CTRL(NO_PAD_CTRL),
122};
123
124static iomux_v3_cfg_t const enet_pads2[] = {
125 MX6_PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
126 MX6_PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
127 MX6_PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
128 MX6_PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
129 MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
130};
131
132static void setup_iomux_enet(void)
133{
134 imx_iomux_v3_setup_multiple_pads(enet_pads1, ARRAY_SIZE(enet_pads1));
135 udelay(20);
136 gpio_direction_output(IMX_GPIO_NR(2, 31), 1); /* Power supply on */
137
138 gpio_direction_output(IMX_GPIO_NR(3, 23), 0); /* assert PHY rst */
139
140 gpio_direction_output(IMX_GPIO_NR(6, 24), 1);
141 gpio_direction_output(IMX_GPIO_NR(6, 25), 1);
142 gpio_direction_output(IMX_GPIO_NR(6, 27), 1);
143 gpio_direction_output(IMX_GPIO_NR(6, 28), 1);
144 gpio_direction_output(IMX_GPIO_NR(6, 29), 1);
145 udelay(1000);
146
147 gpio_set_value(IMX_GPIO_NR(3, 23), 1); /* deassert PHY rst */
148
149 /* Need 100ms delay to exit from reset. */
150 udelay(1000 * 100);
151
152 gpio_free(IMX_GPIO_NR(6, 24));
153 gpio_free(IMX_GPIO_NR(6, 25));
154 gpio_free(IMX_GPIO_NR(6, 27));
155 gpio_free(IMX_GPIO_NR(6, 28));
156 gpio_free(IMX_GPIO_NR(6, 29));
157
158 imx_iomux_v3_setup_multiple_pads(enet_pads2, ARRAY_SIZE(enet_pads2));
159}
160
Fabio Estevam5c824dd2013-09-26 22:59:25 -0300161static void setup_iomux_uart(void)
162{
163 imx_iomux_v3_setup_multiple_pads(uart2_pads, ARRAY_SIZE(uart2_pads));
164}
165
166static void setup_iomux_wdog(void)
167{
168 imx_iomux_v3_setup_multiple_pads(wdog_pads, ARRAY_SIZE(wdog_pads));
169 gpio_direction_output(WDT_TRG, 0);
170 gpio_direction_output(WDT_EN, 1);
Giuseppe Paganoc1546692013-11-15 17:42:54 +0100171 gpio_direction_input(WDT_TRG);
Fabio Estevam5c824dd2013-09-26 22:59:25 -0300172}
173
174static struct fsl_esdhc_cfg usdhc_cfg = { USDHC3_BASE_ADDR };
175
176int board_mmc_getcd(struct mmc *mmc)
177{
178 return 1; /* Always present */
179}
180
Giuseppe Paganocbadb0b2013-11-15 17:42:51 +0100181int board_eth_init(bd_t *bis)
182{
183 uint32_t base = IMX_FEC_BASE;
184 struct mii_dev *bus = NULL;
185 struct phy_device *phydev = NULL;
186 int ret;
187
188 setup_iomux_enet();
189
190#ifdef CONFIG_FEC_MXC
191 bus = fec_get_miibus(base, -1);
192 if (!bus)
193 return 0;
194 /* scan phy 4,5,6,7 */
195 phydev = phy_find_by_mask(bus, (0xf << 4), PHY_INTERFACE_MODE_RGMII);
196
197 if (!phydev) {
198 free(bus);
199 return 0;
200 }
201 printf("using phy at %d\n", phydev->addr);
202 ret = fec_probe(bis, -1, base, bus, phydev);
203 if (ret) {
204 printf("FEC MXC: %s:failed\n", __func__);
205 free(phydev);
206 free(bus);
207 }
208#endif
209 return 0;
210}
211
Fabio Estevam5c824dd2013-09-26 22:59:25 -0300212int board_mmc_init(bd_t *bis)
213{
214 imx_iomux_v3_setup_multiple_pads(usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
215 usdhc_cfg.sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
216 usdhc_cfg.max_bus_width = 4;
217
218 return fsl_esdhc_initialize(bis, &usdhc_cfg);
219}
220
221int board_early_init_f(void)
222{
223 setup_iomux_wdog();
224 setup_iomux_uart();
225
226 return 0;
227}
228
Giuseppe Paganocbadb0b2013-11-15 17:42:51 +0100229int board_phy_config(struct phy_device *phydev)
230{
231 mx6_rgmii_rework(phydev);
232 if (phydev->drv->config)
233 phydev->drv->config(phydev);
234
235 return 0;
236}
237
Fabio Estevam5c824dd2013-09-26 22:59:25 -0300238int board_init(void)
239{
240 /* address of boot parameters */
241 gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
242
243 return 0;
244}
245
246int checkboard(void)
247{
248 puts("Board: Udoo\n");
249
250 return 0;
251}