blob: a1795fcfb28b0aac8800823bf0105fc73b20b589 [file] [log] [blame]
Kumar Galaf57f4982008-01-17 01:44:34 -06001/*
2 * Copyright 2008 Freescale Semiconductor, Inc.
3 *
4 * (C) Copyright 2000
5 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26#include <common.h>
27#include <asm/mmu.h>
28
29struct fsl_e_tlb_entry tlb_table[] = {
30 /* TLB 0 - for temp stack in cache */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020031 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR,
Kumar Galaf57f4982008-01-17 01:44:34 -060032 MAS3_SX|MAS3_SW|MAS3_SR, 0,
33 0, 0, BOOKE_PAGESZ_4K, 0),
Paul Gortmakerfc636272009-09-23 17:30:57 -040034 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
35 CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
Kumar Galaf57f4982008-01-17 01:44:34 -060036 MAS3_SX|MAS3_SW|MAS3_SR, 0,
37 0, 0, BOOKE_PAGESZ_4K, 0),
Paul Gortmakerfc636272009-09-23 17:30:57 -040038 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
39 CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
Kumar Galaf57f4982008-01-17 01:44:34 -060040 MAS3_SX|MAS3_SW|MAS3_SR, 0,
41 0, 0, BOOKE_PAGESZ_4K, 0),
Paul Gortmakerfc636272009-09-23 17:30:57 -040042 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
43 CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
Kumar Galaf57f4982008-01-17 01:44:34 -060044 MAS3_SX|MAS3_SW|MAS3_SR, 0,
45 0, 0, BOOKE_PAGESZ_4K, 0),
46
47 /*
Paul Gortmaker62ad0342009-09-18 19:08:41 -040048 * TLB 0: 64M Non-cacheable, guarded
49 * 0xfc000000 56M 8MB -> 64MB of user flash
50 * 0xff800000 8M boot FLASH
Kumar Galaf57f4982008-01-17 01:44:34 -060051 * Out of reset this entry is only 4K.
52 */
Paul Gortmaker62ad0342009-09-18 19:08:41 -040053 SET_TLB_ENTRY(1, CONFIG_SYS_ALT_FLASH + 0x800000,
54 CONFIG_SYS_ALT_FLASH + 0x800000,
Kumar Galaf57f4982008-01-17 01:44:34 -060055 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
Paul Gortmaker62ad0342009-09-18 19:08:41 -040056 0, 0, BOOKE_PAGESZ_64M, 1),
Kumar Galaf57f4982008-01-17 01:44:34 -060057
58 /*
59 * TLB 1: 256M Non-cacheable, guarded
60 * 0x80000000 256M PCI1 MEM First half
61 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020062 SET_TLB_ENTRY(1, CONFIG_SYS_PCI1_MEM_PHYS, CONFIG_SYS_PCI1_MEM_PHYS,
Kumar Galaf57f4982008-01-17 01:44:34 -060063 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
64 0, 1, BOOKE_PAGESZ_256M, 1),
65
66 /*
67 * TLB 2: 256M Non-cacheable, guarded
68 * 0x90000000 256M PCI1 MEM Second half
69 */
Paul Gortmakerfc636272009-09-23 17:30:57 -040070 SET_TLB_ENTRY(1, CONFIG_SYS_PCI1_MEM_PHYS + 0x10000000,
71 CONFIG_SYS_PCI1_MEM_PHYS + 0x10000000,
Kumar Galaf57f4982008-01-17 01:44:34 -060072 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
73 0, 2, BOOKE_PAGESZ_256M, 1),
74
75 /*
76 * TLB 3: 256M Cacheable, non-guarded
77 * 0x0 256M DDR SDRAM
78 */
79 #if !defined(CONFIG_SPD_EEPROM)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020080 SET_TLB_ENTRY(1, CONFIG_SYS_DDR_SDRAM_BASE, CONFIG_SYS_DDR_SDRAM_BASE,
Kumar Galaf57f4982008-01-17 01:44:34 -060081 MAS3_SX|MAS3_SW|MAS3_SR, 0,
82 0, 3, BOOKE_PAGESZ_256M, 1),
83 #endif
84
85 /*
86 * TLB 4: 64M Non-cacheable, guarded
87 * 0xe0000000 1M CCSRBAR
88 * 0xe2000000 16M PCI1 IO
89 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020090 SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
Kumar Galaf57f4982008-01-17 01:44:34 -060091 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
92 0, 4, BOOKE_PAGESZ_64M, 1),
93
94 /*
95 * TLB 5: 64M Cacheable, non-guarded
Paul Gortmaker7fa38322009-09-20 20:36:04 -040096 * 0xf0000000 64M LBC SDRAM First half
Kumar Galaf57f4982008-01-17 01:44:34 -060097 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020098 SET_TLB_ENTRY(1, CONFIG_SYS_LBC_SDRAM_BASE, CONFIG_SYS_LBC_SDRAM_BASE,
Kumar Galaf57f4982008-01-17 01:44:34 -060099 MAS3_SX|MAS3_SW|MAS3_SR, 0,
100 0, 5, BOOKE_PAGESZ_64M, 1),
101
102 /*
Paul Gortmaker7fa38322009-09-20 20:36:04 -0400103 * TLB 6: 64M Cacheable, non-guarded
104 * 0xf4000000 64M LBC SDRAM Second half
105 */
106 SET_TLB_ENTRY(1, CONFIG_SYS_LBC_SDRAM_BASE + 0x4000000,
107 CONFIG_SYS_LBC_SDRAM_BASE + 0x4000000,
108 MAS3_SX|MAS3_SW|MAS3_SR, 0,
109 0, 6, BOOKE_PAGESZ_64M, 1),
110
111 /*
112 * TLB 7: 16M Cacheable, non-guarded
Kumar Galaf57f4982008-01-17 01:44:34 -0600113 * 0xf8000000 1M 7-segment LED display
114 * 0xf8100000 1M User switches
115 * 0xf8300000 1M Board revision
116 * 0xf8b00000 1M EEPROM
117 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200118 SET_TLB_ENTRY(1, CONFIG_SYS_EPLD_BASE, CONFIG_SYS_EPLD_BASE,
Kumar Galaf57f4982008-01-17 01:44:34 -0600119 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
Paul Gortmaker7fa38322009-09-20 20:36:04 -0400120 0, 7, BOOKE_PAGESZ_16M, 1),
Paul Gortmaker62ad0342009-09-18 19:08:41 -0400121
122 /*
Paul Gortmaker7fa38322009-09-20 20:36:04 -0400123 * TLB 8: 4M Non-cacheable, guarded
Paul Gortmaker62ad0342009-09-18 19:08:41 -0400124 * 0xfb800000 4M 1st 4MB block of 64MB user FLASH
125 */
126 SET_TLB_ENTRY(1, CONFIG_SYS_ALT_FLASH, CONFIG_SYS_ALT_FLASH,
127 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
Paul Gortmaker7fa38322009-09-20 20:36:04 -0400128 0, 8, BOOKE_PAGESZ_4M, 1),
Paul Gortmaker62ad0342009-09-18 19:08:41 -0400129
130 /*
Paul Gortmaker7fa38322009-09-20 20:36:04 -0400131 * TLB 9: 4M Non-cacheable, guarded
Paul Gortmaker62ad0342009-09-18 19:08:41 -0400132 * 0xfbc00000 4M 2nd 4MB block of 64MB user FLASH
133 */
134 SET_TLB_ENTRY(1, CONFIG_SYS_ALT_FLASH + 0x400000,
135 CONFIG_SYS_ALT_FLASH + 0x400000,
136 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
Paul Gortmaker7fa38322009-09-20 20:36:04 -0400137 0, 9, BOOKE_PAGESZ_4M, 1),
Paul Gortmaker62ad0342009-09-18 19:08:41 -0400138
Kumar Galaf57f4982008-01-17 01:44:34 -0600139};
140
141int num_tlb_entries = ARRAY_SIZE(tlb_table);