blob: f3cfbc4c39bea77c38442580bbd1dc631354309e [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Shaohui Xie085ac1c2016-09-07 17:56:14 +08002/*
3 * Copyright 2016 Freescale Semiconductor, Inc.
Shaohui Xie085ac1c2016-09-07 17:56:14 +08004 */
5
6#include <common.h>
7#include <fsl_ddr_sdram.h>
8#include <fsl_ddr_dimm_params.h>
9#ifdef CONFIG_FSL_DEEP_SLEEP
10#include <fsl_sleep.h>
11#endif
Simon Glass0f2af882020-05-10 11:40:05 -060012#include <log.h>
Simon Glass243182c2017-05-17 08:23:06 -060013#include <asm/arch/clock.h>
Shaohui Xie085ac1c2016-09-07 17:56:14 +080014#include "ddr.h"
15
16DECLARE_GLOBAL_DATA_PTR;
17
18void fsl_ddr_board_options(memctl_options_t *popts,
19 dimm_params_t *pdimm,
20 unsigned int ctrl_num)
21{
22 const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
23 ulong ddr_freq;
24
25 if (ctrl_num > 3) {
26 printf("Not supported controller number %d\n", ctrl_num);
27 return;
28 }
29 if (!pdimm->n_ranks)
30 return;
31
32 pbsp = udimms[0];
33
34 /* Get clk_adjust, wrlvl_start, wrlvl_ctl, according to the board ddr
35 * freqency and n_banks specified in board_specific_parameters table.
36 */
37 ddr_freq = get_ddr_freq(0) / 1000000;
38 while (pbsp->datarate_mhz_high) {
39 if (pbsp->n_ranks == pdimm->n_ranks) {
40 if (ddr_freq <= pbsp->datarate_mhz_high) {
41 popts->clk_adjust = pbsp->clk_adjust;
42 popts->wrlvl_start = pbsp->wrlvl_start;
43 popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
44 popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
45 goto found;
46 }
47 pbsp_highest = pbsp;
48 }
49 pbsp++;
50 }
51
52 if (pbsp_highest) {
53 printf("Error: board specific timing not found for %lu MT/s\n",
54 ddr_freq);
55 printf("Trying to use the highest speed (%u) parameters\n",
56 pbsp_highest->datarate_mhz_high);
57 popts->clk_adjust = pbsp_highest->clk_adjust;
58 popts->wrlvl_start = pbsp_highest->wrlvl_start;
59 popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
60 popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
61 } else {
62 panic("DIMM is not supported by this board");
63 }
64found:
65 debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n",
66 pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb);
67
68 popts->data_bus_width = 0; /* 64b data bus */
69 popts->otf_burst_chop_en = 0;
70 popts->burst_length = DDR_BL8;
71 popts->bstopre = 0; /* enable auto precharge */
72
73 popts->half_strength_driver_enable = 0;
74 /*
75 * Write leveling override
76 */
77 popts->wrlvl_override = 1;
78 popts->wrlvl_sample = 0xf;
79
80 /*
81 * Rtt and Rtt_WR override
82 */
83 popts->rtt_override = 0;
84
85 /* Enable ZQ calibration */
86 popts->zq_en = 1;
87
88 popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_80ohm);
89 popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_80ohm) |
90 DDR_CDR2_VREF_TRAIN_EN | DDR_CDR2_VREF_RANGE_2;
Shengzhou Liu29a53012016-11-15 17:15:21 +080091
92 /* optimize cpo for erratum A-009942 */
93 popts->cpo_sample = 0x70;
Shaohui Xie085ac1c2016-09-07 17:56:14 +080094}
95
Rajesh Bhagat9af0a0b2018-11-05 18:02:40 +000096#ifdef CONFIG_TFABOOT
Simon Glass0e0ac202017-04-06 12:47:04 -060097int fsl_initdram(void)
Shaohui Xie085ac1c2016-09-07 17:56:14 +080098{
Rajesh Bhagat9af0a0b2018-11-05 18:02:40 +000099 gd->ram_size = tfa_get_dram_size();
100 if (!gd->ram_size)
101 gd->ram_size = fsl_ddr_sdram_size();
102
103 return 0;
104}
105#else
106int fsl_initdram(void)
107{
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800108 phys_size_t dram_size;
109
110#if defined(CONFIG_SPL) && !defined(CONFIG_SPL_BUILD)
York Sun9b176962017-04-20 16:04:23 -0700111 gd->ram_size = fsl_ddr_sdram_size();
112
113 return 0;
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800114#else
115 puts("Initializing DDR....using SPD\n");
116
117 dram_size = fsl_ddr_sdram();
118#endif
119
120#ifdef CONFIG_FSL_DEEP_SLEEP
121 fsl_dp_ddr_restore();
122#endif
123
124 erratum_a008850_post();
125
Simon Glass39f90ba2017-03-31 08:40:25 -0600126 gd->ram_size = dram_size;
127
128 return 0;
Shaohui Xie085ac1c2016-09-07 17:56:14 +0800129}
Rajesh Bhagat9af0a0b2018-11-05 18:02:40 +0000130#endif