Martyn Welch | 56f96e6 | 2022-10-25 10:55:02 +0100 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0 */ |
| 2 | /* |
| 3 | * Based on vendor support provided by AVNET Embedded |
| 4 | * |
| 5 | * Copyright (C) 2021 AVNET Embedded, MSC Technologies GmbH |
| 6 | * Copyright 2021 General Electric Company |
| 7 | * Copyright 2021 Collabora Ltd. |
| 8 | */ |
| 9 | |
| 10 | #ifndef __MSC_SM2S_IMX8MP_H |
| 11 | #define __MSC_SM2S_IMX8MP_H |
| 12 | |
| 13 | #include <linux/sizes.h> |
| 14 | #include <linux/stringify.h> |
| 15 | #include <asm/arch/imx-regs.h> |
| 16 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 17 | #define CFG_SYS_UBOOT_BASE (QSPI0_AMBA_BASE + CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR * 512) |
Martyn Welch | 56f96e6 | 2022-10-25 10:55:02 +0100 | [diff] [blame] | 18 | |
| 19 | #if defined(CONFIG_CMD_NET) |
Tom Rini | 4e3c8a6 | 2022-12-04 10:03:53 -0500 | [diff] [blame] | 20 | #define CFG_FEC_MXC_PHYADDR 1 |
Martyn Welch | 56f96e6 | 2022-10-25 10:55:02 +0100 | [diff] [blame] | 21 | #define PHY_ANEG_TIMEOUT 20000 |
| 22 | #endif |
| 23 | |
| 24 | #ifndef CONFIG_SPL_BUILD |
| 25 | #define BOOT_TARGET_DEVICES(func) \ |
| 26 | func(MMC, mmc, 1) \ |
| 27 | func(MMC, mmc, 2) |
| 28 | |
| 29 | #include <config_distro_bootcmd.h> |
| 30 | #endif |
| 31 | |
| 32 | /* Initial environment variables */ |
Tom Rini | c9edebe | 2022-12-04 10:03:50 -0500 | [diff] [blame] | 33 | #define CFG_EXTRA_ENV_SETTINGS \ |
Martyn Welch | 56f96e6 | 2022-10-25 10:55:02 +0100 | [diff] [blame] | 34 | BOOTENV \ |
| 35 | "scriptaddr=" __stringify(CONFIG_SYS_LOAD_ADDR) "\0" \ |
| 36 | "kernel_addr_r=" __stringify(CONFIG_SYS_LOAD_ADDR) "\0" \ |
| 37 | "image=Image\0" \ |
| 38 | "console=ttymxc1,115200\0" \ |
| 39 | "fdt_addr_r=0x43000000\0" \ |
| 40 | "boot_fdt=try\0" \ |
| 41 | "fdtfile=" CONFIG_DEFAULT_FDT_FILE "\0" \ |
| 42 | "initrd_addr=0x43800000\0" \ |
| 43 | "bootm_size=0x10000000\0" \ |
| 44 | "mmcpart=1\0" \ |
| 45 | "mmcroot=/dev/mmcblk1p2 rootwait rw\0" \ |
| 46 | |
| 47 | /* Link Definitions */ |
| 48 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 49 | #define CFG_SYS_INIT_RAM_ADDR 0x40000000 |
| 50 | #define CFG_SYS_INIT_RAM_SIZE 0x80000 |
Martyn Welch | 56f96e6 | 2022-10-25 10:55:02 +0100 | [diff] [blame] | 51 | |
Tom Rini | bb4dd96 | 2022-11-16 13:10:37 -0500 | [diff] [blame] | 52 | #define CFG_SYS_SDRAM_BASE 0x40000000 |
Martyn Welch | 56f96e6 | 2022-10-25 10:55:02 +0100 | [diff] [blame] | 53 | #define PHYS_SDRAM 0x40000000 |
| 54 | #define PHYS_SDRAM_SIZE 0x80000000 /* 2GB DDR */ |
| 55 | #define PHYS_SDRAM_2 0xc0000000 |
| 56 | #define PHYS_SDRAM_2_SIZE 0x0 |
| 57 | |
Tom Rini | a17aa19 | 2022-12-04 10:04:55 -0500 | [diff] [blame] | 58 | #define CFG_MXC_UART_BASE UART2_BASE_ADDR |
Martyn Welch | 56f96e6 | 2022-10-25 10:55:02 +0100 | [diff] [blame] | 59 | |
Tom Rini | 8bda02a | 2022-11-14 07:29:51 -0500 | [diff] [blame] | 60 | #define CFG_SYS_FSL_USDHC_NUM 2 |
| 61 | #define CFG_SYS_FSL_ESDHC_ADDR 0 |
Martyn Welch | 56f96e6 | 2022-10-25 10:55:02 +0100 | [diff] [blame] | 62 | |
| 63 | #endif |