blob: a73630bc4df3efbe279b0e161307c81c00ac5678 [file] [log] [blame]
Aneesh V960f5c02011-06-16 23:30:47 +00001/*
2 * (C) Copyright 2010
3 * Texas Instruments, <www.ti.com>
4 * Aneesh V <aneesh@ti.com>
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24#ifndef ARMV7_H
25#define ARMV7_H
26#include <linux/types.h>
27
Aneesh V162ced32011-07-21 09:10:04 -040028/* Cortex-A9 revisions */
29#define MIDR_CORTEX_A9_R0P1 0x410FC091
30#define MIDR_CORTEX_A9_R1P2 0x411FC092
31#define MIDR_CORTEX_A9_R1P3 0x411FC093
Aneesh V0b92f092011-07-21 09:29:23 -040032#define MIDR_CORTEX_A9_R2P10 0x412FC09A
Aneesh V162ced32011-07-21 09:10:04 -040033
Sricharan9310ff72011-11-15 09:49:55 -050034/* Cortex-A15 revisions */
35#define MIDR_CORTEX_A15_R0P0 0x410FC0F0
SRICHARAN Rcf850562013-02-12 01:33:41 +000036#define MIDR_CORTEX_A15_R2P2 0x412FC0F2
Sricharan9310ff72011-11-15 09:49:55 -050037
Aneesh V960f5c02011-06-16 23:30:47 +000038/* CCSIDR */
39#define CCSIDR_LINE_SIZE_OFFSET 0
40#define CCSIDR_LINE_SIZE_MASK 0x7
41#define CCSIDR_ASSOCIATIVITY_OFFSET 3
42#define CCSIDR_ASSOCIATIVITY_MASK (0x3FF << 3)
43#define CCSIDR_NUM_SETS_OFFSET 13
44#define CCSIDR_NUM_SETS_MASK (0x7FFF << 13)
45
46/*
47 * Values for InD field in CSSELR
48 * Selects the type of cache
49 */
50#define ARMV7_CSSELR_IND_DATA_UNIFIED 0
51#define ARMV7_CSSELR_IND_INSTRUCTION 1
52
53/* Values for Ctype fields in CLIDR */
54#define ARMV7_CLIDR_CTYPE_NO_CACHE 0
55#define ARMV7_CLIDR_CTYPE_INSTRUCTION_ONLY 1
56#define ARMV7_CLIDR_CTYPE_DATA_ONLY 2
57#define ARMV7_CLIDR_CTYPE_INSTRUCTION_DATA 3
58#define ARMV7_CLIDR_CTYPE_UNIFIED 4
59
60/*
61 * CP15 Barrier instructions
62 * Please note that we have separate barrier instructions in ARMv7
63 * However, we use the CP15 based instructtions because we use
64 * -march=armv5 in U-Boot
65 */
66#define CP15ISB asm volatile ("mcr p15, 0, %0, c7, c5, 4" : : "r" (0))
67#define CP15DSB asm volatile ("mcr p15, 0, %0, c7, c10, 4" : : "r" (0))
68#define CP15DMB asm volatile ("mcr p15, 0, %0, c7, c10, 5" : : "r" (0))
69
70void v7_outer_cache_enable(void);
71void v7_outer_cache_disable(void);
72void v7_outer_cache_flush_all(void);
73void v7_outer_cache_inval_all(void);
74void v7_outer_cache_flush_range(u32 start, u32 end);
75void v7_outer_cache_inval_range(u32 start, u32 end);
76
77#endif