Michal Simek | eb1dfa7 | 2013-02-04 12:38:59 +0100 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2013 Xilinx Inc. |
| 3 | * |
Wolfgang Denk | d79de1d | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 4 | * SPDX-License-Identifier: GPL-2.0+ |
Michal Simek | eb1dfa7 | 2013-02-04 12:38:59 +0100 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | #ifndef _ASM_ARCH_HARDWARE_H |
| 8 | #define _ASM_ARCH_HARDWARE_H |
| 9 | |
Michal Simek | b0bf955 | 2013-04-23 11:35:18 +0200 | [diff] [blame] | 10 | #define ZYNQ_SYS_CTRL_BASEADDR 0xF8000000 |
| 11 | #define ZYNQ_DEV_CFG_APB_BASEADDR 0xF8007000 |
| 12 | #define ZYNQ_SCU_BASEADDR 0xF8F00000 |
Michal Simek | ad2e2b7 | 2013-04-12 16:21:26 +0200 | [diff] [blame] | 13 | #define ZYNQ_SCUTIMER_BASEADDR 0xF8F00600 |
Michal Simek | 242192b | 2013-04-12 16:33:08 +0200 | [diff] [blame] | 14 | #define ZYNQ_GEM_BASEADDR0 0xE000B000 |
| 15 | #define ZYNQ_GEM_BASEADDR1 0xE000C000 |
Michal Simek | 0dd222b | 2013-04-22 14:56:49 +0200 | [diff] [blame] | 16 | #define ZYNQ_SDHCI_BASEADDR0 0xE0100000 |
| 17 | #define ZYNQ_SDHCI_BASEADDR1 0xE0101000 |
Michal Simek | beedbcf | 2013-04-22 15:21:33 +0200 | [diff] [blame] | 18 | #define ZYNQ_I2C_BASEADDR0 0xE0004000 |
| 19 | #define ZYNQ_I2C_BASEADDR1 0xE0005000 |
Jagannadha Sutradharudu Teki | 216ec09 | 2013-07-29 23:45:16 +0530 | [diff] [blame] | 20 | #define ZYNQ_SPI_BASEADDR0 0xE0006000 |
| 21 | #define ZYNQ_SPI_BASEADDR1 0xE0007000 |
Michal Simek | f5ff7bc | 2013-06-17 14:37:01 +0200 | [diff] [blame] | 22 | #define ZYNQ_DDRC_BASEADDR 0xF8006000 |
Michal Simek | eb1dfa7 | 2013-02-04 12:38:59 +0100 | [diff] [blame] | 23 | |
| 24 | /* Reflect slcr offsets */ |
| 25 | struct slcr_regs { |
| 26 | u32 scl; /* 0x0 */ |
| 27 | u32 slcr_lock; /* 0x4 */ |
| 28 | u32 slcr_unlock; /* 0x8 */ |
Michal Simek | d9f2c11 | 2012-10-15 14:01:23 +0200 | [diff] [blame] | 29 | u32 reserved0[75]; |
| 30 | u32 gem0_rclk_ctrl; /* 0x138 */ |
| 31 | u32 gem1_rclk_ctrl; /* 0x13c */ |
| 32 | u32 gem0_clk_ctrl; /* 0x140 */ |
| 33 | u32 gem1_clk_ctrl; /* 0x144 */ |
| 34 | u32 reserved1[46]; |
Michal Simek | eb1dfa7 | 2013-02-04 12:38:59 +0100 | [diff] [blame] | 35 | u32 pss_rst_ctrl; /* 0x200 */ |
Michal Simek | 6d46480 | 2013-02-04 12:42:25 +0100 | [diff] [blame] | 36 | u32 reserved2[15]; |
| 37 | u32 fpga_rst_ctrl; /* 0x240 */ |
| 38 | u32 reserved3[5]; |
Michal Simek | eb1dfa7 | 2013-02-04 12:38:59 +0100 | [diff] [blame] | 39 | u32 reboot_status; /* 0x258 */ |
Michal Simek | 6d46480 | 2013-02-04 12:42:25 +0100 | [diff] [blame] | 40 | u32 boot_mode; /* 0x25c */ |
| 41 | u32 reserved4[116]; |
| 42 | u32 trust_zone; /* 0x430 */ /* FIXME */ |
Michal Simek | 15d654c | 2013-04-22 15:43:02 +0200 | [diff] [blame] | 43 | u32 reserved5_1[63]; |
| 44 | u32 pss_idcode; /* 0x530 */ |
| 45 | u32 reserved5_2[51]; |
Michal Simek | 6d46480 | 2013-02-04 12:42:25 +0100 | [diff] [blame] | 46 | u32 ddr_urgent; /* 0x600 */ |
| 47 | u32 reserved6[6]; |
| 48 | u32 ddr_urgent_sel; /* 0x61c */ |
Michal Simek | 15d654c | 2013-04-22 15:43:02 +0200 | [diff] [blame] | 49 | u32 reserved7[56]; |
| 50 | u32 mio_pin[54]; /* 0x700 - 0x7D4 */ |
| 51 | u32 reserved8[74]; |
| 52 | u32 lvl_shftr_en; /* 0x900 */ |
| 53 | u32 reserved9[3]; |
Michal Simek | 6d46480 | 2013-02-04 12:42:25 +0100 | [diff] [blame] | 54 | u32 ocm_cfg; /* 0x910 */ |
Michal Simek | eb1dfa7 | 2013-02-04 12:38:59 +0100 | [diff] [blame] | 55 | }; |
| 56 | |
Michal Simek | b0bf955 | 2013-04-23 11:35:18 +0200 | [diff] [blame] | 57 | #define slcr_base ((struct slcr_regs *)ZYNQ_SYS_CTRL_BASEADDR) |
Michal Simek | eb1dfa7 | 2013-02-04 12:38:59 +0100 | [diff] [blame] | 58 | |
Michal Simek | 6d46480 | 2013-02-04 12:42:25 +0100 | [diff] [blame] | 59 | struct devcfg_regs { |
| 60 | u32 ctrl; /* 0x0 */ |
| 61 | u32 lock; /* 0x4 */ |
| 62 | u32 cfg; /* 0x8 */ |
| 63 | u32 int_sts; /* 0xc */ |
| 64 | u32 int_mask; /* 0x10 */ |
| 65 | u32 status; /* 0x14 */ |
| 66 | u32 dma_src_addr; /* 0x18 */ |
| 67 | u32 dma_dst_addr; /* 0x1c */ |
| 68 | u32 dma_src_len; /* 0x20 */ |
| 69 | u32 dma_dst_len; /* 0x24 */ |
| 70 | u32 rom_shadow; /* 0x28 */ |
| 71 | u32 reserved1[2]; |
| 72 | u32 unlock; /* 0x34 */ |
| 73 | u32 reserved2[18]; |
| 74 | u32 mctrl; /* 0x80 */ |
| 75 | u32 reserved3; |
| 76 | u32 write_count; /* 0x88 */ |
| 77 | u32 read_count; /* 0x8c */ |
| 78 | }; |
| 79 | |
Michal Simek | b0bf955 | 2013-04-23 11:35:18 +0200 | [diff] [blame] | 80 | #define devcfg_base ((struct devcfg_regs *)ZYNQ_DEV_CFG_APB_BASEADDR) |
Michal Simek | 6d46480 | 2013-02-04 12:42:25 +0100 | [diff] [blame] | 81 | |
| 82 | struct scu_regs { |
| 83 | u32 reserved1[16]; |
| 84 | u32 filter_start; /* 0x40 */ |
| 85 | u32 filter_end; /* 0x44 */ |
| 86 | }; |
| 87 | |
Michal Simek | b0bf955 | 2013-04-23 11:35:18 +0200 | [diff] [blame] | 88 | #define scu_base ((struct scu_regs *)ZYNQ_SCU_BASEADDR) |
Michal Simek | 6d46480 | 2013-02-04 12:42:25 +0100 | [diff] [blame] | 89 | |
Michal Simek | f5ff7bc | 2013-06-17 14:37:01 +0200 | [diff] [blame] | 90 | struct ddrc_regs { |
| 91 | u32 ddrc_ctrl; /* 0x0 */ |
| 92 | u32 reserved[60]; |
| 93 | u32 ecc_scrub; /* 0xF4 */ |
| 94 | }; |
| 95 | #define ddrc_base ((struct ddrc_regs *)ZYNQ_DDRC_BASEADDR) |
| 96 | |
Michal Simek | eb1dfa7 | 2013-02-04 12:38:59 +0100 | [diff] [blame] | 97 | #endif /* _ASM_ARCH_HARDWARE_H */ |