blob: 288f7996c7c0710033f5021c3fed76621b8376ed [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Simon Glass37a3f94b2015-11-29 13:17:49 -07002/*
3 * PCI autoconfiguration library
4 *
5 * Author: Matt Porter <mporter@mvista.com>
6 *
7 * Copyright 2000 MontaVista Software Inc.
Simon Glass37a3f94b2015-11-29 13:17:49 -07008 */
9
10#include <common.h>
Simon Glass4af3dc12016-01-18 20:19:16 -070011#include <dm.h>
Simon Glass37a3f94b2015-11-29 13:17:49 -070012#include <errno.h>
Simon Glass0f2af882020-05-10 11:40:05 -060013#include <log.h>
Simon Glass37a3f94b2015-11-29 13:17:49 -070014#include <pci.h>
Vladimir Oltean2363f8a2021-09-17 15:11:21 +030015#include "pci_internal.h"
Simon Glass37a3f94b2015-11-29 13:17:49 -070016
17/* the user can define CONFIG_SYS_PCI_CACHE_LINE_SIZE to avoid problems */
18#ifndef CONFIG_SYS_PCI_CACHE_LINE_SIZE
19#define CONFIG_SYS_PCI_CACHE_LINE_SIZE 8
20#endif
21
Stefan Roeseede89092021-01-12 12:03:43 +010022static void dm_pciauto_setup_device(struct udevice *dev, int bars_num,
23 struct pci_region *mem,
24 struct pci_region *prefetch,
25 struct pci_region *io)
Simon Glass37a3f94b2015-11-29 13:17:49 -070026{
27 u32 bar_response;
28 pci_size_t bar_size;
29 u16 cmdstat = 0;
30 int bar, bar_nr = 0;
31 u8 header_type;
32 int rom_addr;
33 pci_addr_t bar_value;
Bin Mengd143ddb2016-02-17 23:14:47 -080034 struct pci_region *bar_res = NULL;
Simon Glass37a3f94b2015-11-29 13:17:49 -070035 int found_mem64 = 0;
36 u16 class;
37
38 dm_pci_read_config16(dev, PCI_COMMAND, &cmdstat);
39 cmdstat = (cmdstat & ~(PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) |
40 PCI_COMMAND_MASTER;
41
42 for (bar = PCI_BASE_ADDRESS_0;
43 bar < PCI_BASE_ADDRESS_0 + (bars_num * 4); bar += 4) {
Simon Glassbb99abf2019-09-25 08:56:16 -060044 int ret = 0;
45
Simon Glass37a3f94b2015-11-29 13:17:49 -070046 /* Tickle the BAR and get the response */
Stefan Roeseede89092021-01-12 12:03:43 +010047 dm_pci_write_config32(dev, bar, 0xffffffff);
Simon Glass37a3f94b2015-11-29 13:17:49 -070048 dm_pci_read_config32(dev, bar, &bar_response);
49
Phil Sutterb70ae132021-01-03 23:06:45 +010050 /* If BAR is not implemented (or invalid) go to the next BAR */
51 if (!bar_response || bar_response == 0xffffffff)
Simon Glass37a3f94b2015-11-29 13:17:49 -070052 continue;
53
54 found_mem64 = 0;
55
56 /* Check the BAR type and set our address mask */
57 if (bar_response & PCI_BASE_ADDRESS_SPACE) {
Phil Sutterb70ae132021-01-03 23:06:45 +010058 bar_size = bar_response & PCI_BASE_ADDRESS_IO_MASK;
59 bar_size &= ~(bar_size - 1);
60
Stefan Roeseede89092021-01-12 12:03:43 +010061 bar_res = io;
Simon Glass37a3f94b2015-11-29 13:17:49 -070062
63 debug("PCI Autoconfig: BAR %d, I/O, size=0x%llx, ",
64 bar_nr, (unsigned long long)bar_size);
65 } else {
66 if ((bar_response & PCI_BASE_ADDRESS_MEM_TYPE_MASK) ==
67 PCI_BASE_ADDRESS_MEM_TYPE_64) {
68 u32 bar_response_upper;
69 u64 bar64;
70
Stefan Roeseede89092021-01-12 12:03:43 +010071 dm_pci_write_config32(dev, bar + 4, 0xffffffff);
Simon Glass37a3f94b2015-11-29 13:17:49 -070072 dm_pci_read_config32(dev, bar + 4,
73 &bar_response_upper);
74
75 bar64 = ((u64)bar_response_upper << 32) |
76 bar_response;
77
78 bar_size = ~(bar64 & PCI_BASE_ADDRESS_MEM_MASK)
79 + 1;
Stefan Roeseede89092021-01-12 12:03:43 +010080 found_mem64 = 1;
Simon Glass37a3f94b2015-11-29 13:17:49 -070081 } else {
82 bar_size = (u32)(~(bar_response &
83 PCI_BASE_ADDRESS_MEM_MASK) + 1);
84 }
Stefan Roeseede89092021-01-12 12:03:43 +010085
86 if (prefetch &&
87 (bar_response & PCI_BASE_ADDRESS_MEM_PREFETCH))
88 bar_res = prefetch;
89 else
90 bar_res = mem;
Simon Glass37a3f94b2015-11-29 13:17:49 -070091
Phil Sutter8f902732021-03-03 01:57:35 +010092 debug("PCI Autoconfig: BAR %d, %s%s, size=0x%llx, ",
Simon Glass37a3f94b2015-11-29 13:17:49 -070093 bar_nr, bar_res == prefetch ? "Prf" : "Mem",
Phil Sutter8f902732021-03-03 01:57:35 +010094 found_mem64 ? "64" : "",
Simon Glass37a3f94b2015-11-29 13:17:49 -070095 (unsigned long long)bar_size);
96 }
97
Stefan Roeseede89092021-01-12 12:03:43 +010098 ret = pciauto_region_allocate(bar_res, bar_size,
99 &bar_value, found_mem64);
100 if (ret)
101 printf("PCI: Failed autoconfig bar %x\n", bar);
102
103 if (!ret) {
Simon Glass37a3f94b2015-11-29 13:17:49 -0700104 /* Write it out and update our limit */
105 dm_pci_write_config32(dev, bar, (u32)bar_value);
106
107 if (found_mem64) {
108 bar += 4;
109#ifdef CONFIG_SYS_PCI_64BIT
110 dm_pci_write_config32(dev, bar,
111 (u32)(bar_value >> 32));
112#else
113 /*
114 * If we are a 64-bit decoder then increment to
115 * the upper 32 bits of the bar and force it to
116 * locate in the lower 4GB of memory.
117 */
118 dm_pci_write_config32(dev, bar, 0x00000000);
119#endif
120 }
121 }
122
123 cmdstat |= (bar_response & PCI_BASE_ADDRESS_SPACE) ?
124 PCI_COMMAND_IO : PCI_COMMAND_MEMORY;
125
126 debug("\n");
127
128 bar_nr++;
129 }
130
Stefan Roeseede89092021-01-12 12:03:43 +0100131 /* Configure the expansion ROM address */
132 dm_pci_read_config8(dev, PCI_HEADER_TYPE, &header_type);
133 header_type &= 0x7f;
Pali Rohár39a1d972021-10-07 14:50:57 +0200134 if (header_type == PCI_HEADER_TYPE_NORMAL ||
135 header_type == PCI_HEADER_TYPE_BRIDGE) {
Stefan Roeseede89092021-01-12 12:03:43 +0100136 rom_addr = (header_type == PCI_HEADER_TYPE_NORMAL) ?
137 PCI_ROM_ADDRESS : PCI_ROM_ADDRESS1;
138 dm_pci_write_config32(dev, rom_addr, 0xfffffffe);
139 dm_pci_read_config32(dev, rom_addr, &bar_response);
140 if (bar_response) {
141 bar_size = -(bar_response & ~1);
142 debug("PCI Autoconfig: ROM, size=%#x, ",
143 (unsigned int)bar_size);
144 if (pciauto_region_allocate(mem, bar_size, &bar_value,
145 false) == 0) {
146 dm_pci_write_config32(dev, rom_addr, bar_value);
Simon Glass37a3f94b2015-11-29 13:17:49 -0700147 }
Stefan Roeseede89092021-01-12 12:03:43 +0100148 cmdstat |= PCI_COMMAND_MEMORY;
149 debug("\n");
Simon Glass37a3f94b2015-11-29 13:17:49 -0700150 }
151 }
152
153 /* PCI_COMMAND_IO must be set for VGA device */
154 dm_pci_read_config16(dev, PCI_CLASS_DEVICE, &class);
155 if (class == PCI_CLASS_DISPLAY_VGA)
156 cmdstat |= PCI_COMMAND_IO;
157
158 dm_pci_write_config16(dev, PCI_COMMAND, cmdstat);
159 dm_pci_write_config8(dev, PCI_CACHE_LINE_SIZE,
160 CONFIG_SYS_PCI_CACHE_LINE_SIZE);
161 dm_pci_write_config8(dev, PCI_LATENCY_TIMER, 0x80);
162}
163
164void dm_pciauto_prescan_setup_bridge(struct udevice *dev, int sub_bus)
165{
166 struct pci_region *pci_mem;
167 struct pci_region *pci_prefetch;
168 struct pci_region *pci_io;
169 u16 cmdstat, prefechable_64;
Pali Rohár36e8fa02021-09-10 13:33:35 +0200170 u8 io_32;
Simon Glass4af3dc12016-01-18 20:19:16 -0700171 struct udevice *ctlr = pci_get_controller(dev);
172 struct pci_controller *ctlr_hose = dev_get_uclass_priv(ctlr);
Simon Glass37a3f94b2015-11-29 13:17:49 -0700173
174 pci_mem = ctlr_hose->pci_mem;
175 pci_prefetch = ctlr_hose->pci_prefetch;
176 pci_io = ctlr_hose->pci_io;
177
178 dm_pci_read_config16(dev, PCI_COMMAND, &cmdstat);
179 dm_pci_read_config16(dev, PCI_PREF_MEMORY_BASE, &prefechable_64);
180 prefechable_64 &= PCI_PREF_RANGE_TYPE_MASK;
Pali Rohár36e8fa02021-09-10 13:33:35 +0200181 dm_pci_read_config8(dev, PCI_IO_LIMIT, &io_32);
182 io_32 &= PCI_IO_RANGE_TYPE_MASK;
Simon Glass37a3f94b2015-11-29 13:17:49 -0700183
184 /* Configure bus number registers */
185 dm_pci_write_config8(dev, PCI_PRIMARY_BUS,
Simon Glass75e534b2020-12-16 21:20:07 -0700186 PCI_BUS(dm_pci_get_bdf(dev)) - dev_seq(ctlr));
187 dm_pci_write_config8(dev, PCI_SECONDARY_BUS, sub_bus - dev_seq(ctlr));
Simon Glass37a3f94b2015-11-29 13:17:49 -0700188 dm_pci_write_config8(dev, PCI_SUBORDINATE_BUS, 0xff);
189
190 if (pci_mem) {
191 /* Round memory allocator to 1MB boundary */
192 pciauto_region_align(pci_mem, 0x100000);
193
194 /*
195 * Set up memory and I/O filter limits, assume 32-bit
196 * I/O space
197 */
198 dm_pci_write_config16(dev, PCI_MEMORY_BASE,
Pali Rohár36e8fa02021-09-10 13:33:35 +0200199 ((pci_mem->bus_lower & 0xfff00000) >> 16) &
200 PCI_MEMORY_RANGE_MASK);
Simon Glass37a3f94b2015-11-29 13:17:49 -0700201
202 cmdstat |= PCI_COMMAND_MEMORY;
203 }
204
205 if (pci_prefetch) {
206 /* Round memory allocator to 1MB boundary */
207 pciauto_region_align(pci_prefetch, 0x100000);
208
209 /*
210 * Set up memory and I/O filter limits, assume 32-bit
211 * I/O space
212 */
213 dm_pci_write_config16(dev, PCI_PREF_MEMORY_BASE,
Pali Rohár36e8fa02021-09-10 13:33:35 +0200214 (((pci_prefetch->bus_lower & 0xfff00000) >> 16) &
215 PCI_PREF_RANGE_MASK) | prefechable_64);
Simon Glass37a3f94b2015-11-29 13:17:49 -0700216 if (prefechable_64 == PCI_PREF_RANGE_TYPE_64)
217#ifdef CONFIG_SYS_PCI_64BIT
218 dm_pci_write_config32(dev, PCI_PREF_BASE_UPPER32,
219 pci_prefetch->bus_lower >> 32);
220#else
221 dm_pci_write_config32(dev, PCI_PREF_BASE_UPPER32, 0x0);
222#endif
223
224 cmdstat |= PCI_COMMAND_MEMORY;
225 } else {
226 /* We don't support prefetchable memory for now, so disable */
Pali Rohár36e8fa02021-09-10 13:33:35 +0200227 dm_pci_write_config16(dev, PCI_PREF_MEMORY_BASE, 0x1000 |
228 prefechable_64);
229 dm_pci_write_config16(dev, PCI_PREF_MEMORY_LIMIT, 0x0 |
230 prefechable_64);
Simon Glass37a3f94b2015-11-29 13:17:49 -0700231 if (prefechable_64 == PCI_PREF_RANGE_TYPE_64) {
232 dm_pci_write_config16(dev, PCI_PREF_BASE_UPPER32, 0x0);
233 dm_pci_write_config16(dev, PCI_PREF_LIMIT_UPPER32, 0x0);
234 }
235 }
236
237 if (pci_io) {
238 /* Round I/O allocator to 4KB boundary */
239 pciauto_region_align(pci_io, 0x1000);
240
241 dm_pci_write_config8(dev, PCI_IO_BASE,
Pali Rohár36e8fa02021-09-10 13:33:35 +0200242 (((pci_io->bus_lower & 0x0000f000) >> 8) &
243 PCI_IO_RANGE_MASK) | io_32);
244 if (io_32 == PCI_IO_RANGE_TYPE_32)
245 dm_pci_write_config16(dev, PCI_IO_BASE_UPPER16,
Simon Glass37a3f94b2015-11-29 13:17:49 -0700246 (pci_io->bus_lower & 0xffff0000) >> 16);
247
248 cmdstat |= PCI_COMMAND_IO;
249 }
250
251 /* Enable memory and I/O accesses, enable bus master */
252 dm_pci_write_config16(dev, PCI_COMMAND, cmdstat | PCI_COMMAND_MASTER);
253}
254
255void dm_pciauto_postscan_setup_bridge(struct udevice *dev, int sub_bus)
256{
257 struct pci_region *pci_mem;
258 struct pci_region *pci_prefetch;
259 struct pci_region *pci_io;
Simon Glass4af3dc12016-01-18 20:19:16 -0700260 struct udevice *ctlr = pci_get_controller(dev);
261 struct pci_controller *ctlr_hose = dev_get_uclass_priv(ctlr);
Simon Glass37a3f94b2015-11-29 13:17:49 -0700262
263 pci_mem = ctlr_hose->pci_mem;
264 pci_prefetch = ctlr_hose->pci_prefetch;
265 pci_io = ctlr_hose->pci_io;
266
267 /* Configure bus number registers */
Simon Glass75e534b2020-12-16 21:20:07 -0700268 dm_pci_write_config8(dev, PCI_SUBORDINATE_BUS, sub_bus - dev_seq(ctlr));
Simon Glass37a3f94b2015-11-29 13:17:49 -0700269
270 if (pci_mem) {
271 /* Round memory allocator to 1MB boundary */
272 pciauto_region_align(pci_mem, 0x100000);
273
274 dm_pci_write_config16(dev, PCI_MEMORY_LIMIT,
Pali Rohár36e8fa02021-09-10 13:33:35 +0200275 ((pci_mem->bus_lower - 1) >> 16) &
276 PCI_MEMORY_RANGE_MASK);
Simon Glass37a3f94b2015-11-29 13:17:49 -0700277 }
278
279 if (pci_prefetch) {
280 u16 prefechable_64;
281
282 dm_pci_read_config16(dev, PCI_PREF_MEMORY_LIMIT,
283 &prefechable_64);
284 prefechable_64 &= PCI_PREF_RANGE_TYPE_MASK;
285
286 /* Round memory allocator to 1MB boundary */
287 pciauto_region_align(pci_prefetch, 0x100000);
288
289 dm_pci_write_config16(dev, PCI_PREF_MEMORY_LIMIT,
Pali Rohár36e8fa02021-09-10 13:33:35 +0200290 (((pci_prefetch->bus_lower - 1) >> 16) &
291 PCI_PREF_RANGE_MASK) | prefechable_64);
Simon Glass37a3f94b2015-11-29 13:17:49 -0700292 if (prefechable_64 == PCI_PREF_RANGE_TYPE_64)
293#ifdef CONFIG_SYS_PCI_64BIT
294 dm_pci_write_config32(dev, PCI_PREF_LIMIT_UPPER32,
295 (pci_prefetch->bus_lower - 1) >> 32);
296#else
297 dm_pci_write_config32(dev, PCI_PREF_LIMIT_UPPER32, 0x0);
298#endif
299 }
300
301 if (pci_io) {
Pali Rohár36e8fa02021-09-10 13:33:35 +0200302 u8 io_32;
303
304 dm_pci_read_config8(dev, PCI_IO_LIMIT,
305 &io_32);
306 io_32 &= PCI_IO_RANGE_TYPE_MASK;
307
Simon Glass37a3f94b2015-11-29 13:17:49 -0700308 /* Round I/O allocator to 4KB boundary */
309 pciauto_region_align(pci_io, 0x1000);
310
311 dm_pci_write_config8(dev, PCI_IO_LIMIT,
Pali Rohár36e8fa02021-09-10 13:33:35 +0200312 ((((pci_io->bus_lower - 1) & 0x0000f000) >> 8) &
313 PCI_IO_RANGE_MASK) | io_32);
314 if (io_32 == PCI_IO_RANGE_TYPE_32)
315 dm_pci_write_config16(dev, PCI_IO_LIMIT_UPPER16,
Simon Glass37a3f94b2015-11-29 13:17:49 -0700316 ((pci_io->bus_lower - 1) & 0xffff0000) >> 16);
317 }
318}
319
320/*
321 * HJF: Changed this to return int. I think this is required
322 * to get the correct result when scanning bridges
323 */
324int dm_pciauto_config_device(struct udevice *dev)
325{
326 struct pci_region *pci_mem;
327 struct pci_region *pci_prefetch;
328 struct pci_region *pci_io;
329 unsigned int sub_bus = PCI_BUS(dm_pci_get_bdf(dev));
330 unsigned short class;
Simon Glass4af3dc12016-01-18 20:19:16 -0700331 struct udevice *ctlr = pci_get_controller(dev);
332 struct pci_controller *ctlr_hose = dev_get_uclass_priv(ctlr);
Simon Glassbe706102020-12-16 21:20:18 -0700333 int ret;
Simon Glass37a3f94b2015-11-29 13:17:49 -0700334
Simon Glass37a3f94b2015-11-29 13:17:49 -0700335 pci_mem = ctlr_hose->pci_mem;
336 pci_prefetch = ctlr_hose->pci_prefetch;
337 pci_io = ctlr_hose->pci_io;
338
339 dm_pci_read_config16(dev, PCI_CLASS_DEVICE, &class);
340
341 switch (class) {
342 case PCI_CLASS_BRIDGE_PCI:
343 debug("PCI Autoconfig: Found P2P bridge, device %d\n",
344 PCI_DEV(dm_pci_get_bdf(dev)));
345
Stefan Roeseede89092021-01-12 12:03:43 +0100346 dm_pciauto_setup_device(dev, 2, pci_mem, pci_prefetch, pci_io);
Simon Glass37a3f94b2015-11-29 13:17:49 -0700347
Simon Glassbe706102020-12-16 21:20:18 -0700348 ret = dm_pci_hose_probe_bus(dev);
349 if (ret < 0)
350 return log_msg_ret("probe", ret);
351 sub_bus = ret;
Simon Glass37a3f94b2015-11-29 13:17:49 -0700352 break;
353
354 case PCI_CLASS_BRIDGE_CARDBUS:
355 /*
356 * just do a minimal setup of the bridge,
357 * let the OS take care of the rest
358 */
Stefan Roeseede89092021-01-12 12:03:43 +0100359 dm_pciauto_setup_device(dev, 0, pci_mem, pci_prefetch, pci_io);
Simon Glass37a3f94b2015-11-29 13:17:49 -0700360
361 debug("PCI Autoconfig: Found P2CardBus bridge, device %d\n",
362 PCI_DEV(dm_pci_get_bdf(dev)));
363
364 break;
365
366#if defined(CONFIG_PCIAUTO_SKIP_HOST_BRIDGE)
367 case PCI_CLASS_BRIDGE_OTHER:
368 debug("PCI Autoconfig: Skipping bridge device %d\n",
369 PCI_DEV(dm_pci_get_bdf(dev)));
370 break;
371#endif
Tom Rinid1798232021-05-14 21:34:17 -0400372#if defined(CONFIG_ARCH_MPC834X)
Simon Glass37a3f94b2015-11-29 13:17:49 -0700373 case PCI_CLASS_BRIDGE_OTHER:
374 /*
375 * The host/PCI bridge 1 seems broken in 8349 - it presents
376 * itself as 'PCI_CLASS_BRIDGE_OTHER' and appears as an _agent_
377 * device claiming resources io/mem/irq.. we only allow for
378 * the PIMMR window to be allocated (BAR0 - 1MB size)
379 */
380 debug("PCI Autoconfig: Broken bridge found, only minimal config\n");
381 dm_pciauto_setup_device(dev, 0, hose->pci_mem,
Stefan Roeseede89092021-01-12 12:03:43 +0100382 hose->pci_prefetch, hose->pci_io);
Simon Glass37a3f94b2015-11-29 13:17:49 -0700383 break;
384#endif
385
386 case PCI_CLASS_PROCESSOR_POWERPC: /* an agent or end-point */
387 debug("PCI AutoConfig: Found PowerPC device\n");
Simon Glasscec25432016-01-15 05:23:21 -0700388 /* fall through */
Simon Glass37a3f94b2015-11-29 13:17:49 -0700389
390 default:
Stefan Roeseede89092021-01-12 12:03:43 +0100391 dm_pciauto_setup_device(dev, 6, pci_mem, pci_prefetch, pci_io);
Simon Glass37a3f94b2015-11-29 13:17:49 -0700392 break;
393 }
394
395 return sub_bus;
396}