blob: 87056dbcaca4b378f50484042f3c9a792dfe7f89 [file] [log] [blame]
Joe Hamman1bab0b02007-08-09 15:11:03 -05001/*
2 * Copyright 2007 Wind River Systems <www.windriver.com>
3 * Copyright 2007 Embedded Specialties, Inc.
4 * Joe Hamman <joe.hamman@embeddedspecialties.com>
5 *
6 * Copyright 2006 Freescale Semiconductor.
7 *
8 * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
9 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +020010 * SPDX-License-Identifier: GPL-2.0+
Joe Hamman1bab0b02007-08-09 15:11:03 -050011 */
12
13/*
14 * SBC8641D board configuration file
15 *
16 * Make sure you change the MAC address and other network params first,
Joe Hershberger76f353e2015-05-04 14:55:14 -050017 * search for CONFIG_SERVERIP, etc in this file.
Joe Hamman1bab0b02007-08-09 15:11:03 -050018 */
19
20#ifndef __CONFIG_H
21#define __CONFIG_H
22
23/* High Level Configuration Options */
Joe Hamman1bab0b02007-08-09 15:11:03 -050024#define CONFIG_SBC8641D 1 /* SBC8641D board specific */
Kumar Gala56d150e2009-03-31 23:02:38 -050025#define CONFIG_MP 1 /* support multiple processors */
Joe Hamman1bab0b02007-08-09 15:11:03 -050026#define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
27
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020028#define CONFIG_SYS_TEXT_BASE 0xfff00000
29
Joe Hamman1bab0b02007-08-09 15:11:03 -050030#ifdef RUN_DIAG
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020031#define CONFIG_SYS_DIAG_ADDR 0xff800000
Joe Hamman1bab0b02007-08-09 15:11:03 -050032#endif
33
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020034#define CONFIG_SYS_RESET_ADDRESS 0xfff00100
Joe Hamman1bab0b02007-08-09 15:11:03 -050035
Becky Bruced1cb6cb2008-11-03 15:44:01 -060036/*
37 * virtual address to be used for temporary mappings. There
38 * should be 128k free at this VA.
39 */
40#define CONFIG_SYS_SCRATCH_VA 0xe8000000
41
Kumar Galaf82666b2011-01-04 17:48:51 -060042#define CONFIG_SYS_SRIO
43#define CONFIG_SRIO1 /* SRIO port 1 */
44
Robert P. J. Daya8099812016-05-03 19:52:49 -040045#define CONFIG_PCIE1 1 /* PCIE controller 1 (slot 1) */
46#define CONFIG_PCIE2 1 /* PCIE controller 2 (slot 2) */
Joe Hamman18f2f032007-08-11 06:54:58 -050047#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Gabor Juhosb4458732013-05-30 07:06:12 +000048#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Joe Hamman1bab0b02007-08-09 15:11:03 -050049
Wolfgang Denka1be4762008-05-20 16:00:29 +020050#define CONFIG_TSEC_ENET /* tsec ethernet support */
Joe Hamman1bab0b02007-08-09 15:11:03 -050051#define CONFIG_ENV_OVERWRITE
52
Peter Tyser86dee4a2010-10-07 22:32:48 -050053#define CONFIG_BAT_RW 1 /* Use common BAT rw code */
Becky Bruce59ddf412008-08-04 14:01:16 -050054#define CONFIG_HIGH_BATS 1 /* High BATs supported and enabled */
55
Joe Hamman1bab0b02007-08-09 15:11:03 -050056#undef CONFIG_SPD_EEPROM /* Do not use SPD EEPROM for DDR setup*/
Wolfgang Denka1be4762008-05-20 16:00:29 +020057#undef CONFIG_DDR_ECC /* only for ECC DDR module */
Joe Hamman1bab0b02007-08-09 15:11:03 -050058#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
59#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
60#define CONFIG_NUM_DDR_CONTROLLERS 2
61#define CACHE_LINE_INTERLEAVING 0x20000000
62#define PAGE_INTERLEAVING 0x21000000
63#define BANK_INTERLEAVING 0x22000000
64#define SUPER_BANK_INTERLEAVING 0x23000000
65
Joe Hamman1bab0b02007-08-09 15:11:03 -050066#define CONFIG_ALTIVEC 1
67
68/*
69 * L2CR setup -- make sure this is right for your board!
70 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020071#define CONFIG_SYS_L2
Joe Hamman1bab0b02007-08-09 15:11:03 -050072#define L2_INIT 0
73#define L2_ENABLE (L2CR_L2E)
74
75#ifndef CONFIG_SYS_CLK_FREQ
76#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
77#endif
78
79#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
80
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020081#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
82#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
83#define CONFIG_SYS_MEMTEST_END 0x00400000
Joe Hamman1bab0b02007-08-09 15:11:03 -050084
85/*
86 * Base addresses -- Note these are effective addresses where the
87 * actual resources get mapped (not physical addresses)
88 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020089#define CONFIG_SYS_CCSRBAR 0xf8000000 /* relocated CCSRBAR */
90#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Joe Hamman1bab0b02007-08-09 15:11:03 -050091
Jon Loeligerab6960f2008-11-20 14:02:56 -060092#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
93#define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0x0
Kumar Galaa37b9ce2009-08-05 07:59:35 -050094#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR_PHYS_LOW
Jon Loeligerab6960f2008-11-20 14:02:56 -060095
Joe Hamman1bab0b02007-08-09 15:11:03 -050096/*
97 * DDR Setup
98 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory */
100#define CONFIG_SYS_DDR_SDRAM_BASE2 0x10000000 /* DDR bank 2 */
101#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
102#define CONFIG_SYS_SDRAM_BASE2 CONFIG_SYS_DDR_SDRAM_BASE2
Becky Bruced1cb6cb2008-11-03 15:44:01 -0600103#define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500104#define CONFIG_VERY_BIG_RAM
105
Kumar Galaa7adfe32008-08-26 15:01:37 -0500106#define CONFIG_NUM_DDR_CONTROLLERS 2
107#define CONFIG_DIMM_SLOTS_PER_CTLR 2
108#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
109
Joe Hamman1bab0b02007-08-09 15:11:03 -0500110#if defined(CONFIG_SPD_EEPROM)
111 /*
112 * Determine DDR configuration from I2C interface.
113 */
114 #define SPD_EEPROM_ADDRESS1 0x51 /* DDR DIMM */
115 #define SPD_EEPROM_ADDRESS2 0x52 /* DDR DIMM */
116 #define SPD_EEPROM_ADDRESS3 0x53 /* DDR DIMM */
117 #define SPD_EEPROM_ADDRESS4 0x54 /* DDR DIMM */
118
119#else
120 /*
121 * Manually set up DDR1 & DDR2 parameters
122 */
123
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200124 #define CONFIG_SYS_SDRAM_SIZE 512 /* DDR is 512MB */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500125
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200126 #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
127 #define CONFIG_SYS_DDR_CS1_BNDS 0x00000000
128 #define CONFIG_SYS_DDR_CS2_BNDS 0x00000000
129 #define CONFIG_SYS_DDR_CS3_BNDS 0x00000000
130 #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102
131 #define CONFIG_SYS_DDR_CS1_CONFIG 0x00000000
132 #define CONFIG_SYS_DDR_CS2_CONFIG 0x00000000
133 #define CONFIG_SYS_DDR_CS3_CONFIG 0x00000000
134 #define CONFIG_SYS_DDR_TIMING_3 0x00000000
135 #define CONFIG_SYS_DDR_TIMING_0 0x00220802
136 #define CONFIG_SYS_DDR_TIMING_1 0x38377322
137 #define CONFIG_SYS_DDR_TIMING_2 0x002040c7
138 #define CONFIG_SYS_DDR_CFG_1A 0x43008008
139 #define CONFIG_SYS_DDR_CFG_2 0x24401000
140 #define CONFIG_SYS_DDR_MODE_1 0x23c00542
141 #define CONFIG_SYS_DDR_MODE_2 0x00000000
142 #define CONFIG_SYS_DDR_MODE_CTL 0x00000000
143 #define CONFIG_SYS_DDR_INTERVAL 0x05080100
144 #define CONFIG_SYS_DDR_DATA_INIT 0x00000000
145 #define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
146 #define CONFIG_SYS_DDR_CFG_1B 0xC3008008
Joe Hamman1bab0b02007-08-09 15:11:03 -0500147
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200148 #define CONFIG_SYS_DDR2_CS0_BNDS 0x0010001F
149 #define CONFIG_SYS_DDR2_CS1_BNDS 0x00000000
150 #define CONFIG_SYS_DDR2_CS2_BNDS 0x00000000
151 #define CONFIG_SYS_DDR2_CS3_BNDS 0x00000000
152 #define CONFIG_SYS_DDR2_CS0_CONFIG 0x80010102
153 #define CONFIG_SYS_DDR2_CS1_CONFIG 0x00000000
154 #define CONFIG_SYS_DDR2_CS2_CONFIG 0x00000000
155 #define CONFIG_SYS_DDR2_CS3_CONFIG 0x00000000
156 #define CONFIG_SYS_DDR2_EXT_REFRESH 0x00000000
157 #define CONFIG_SYS_DDR2_TIMING_0 0x00220802
158 #define CONFIG_SYS_DDR2_TIMING_1 0x38377322
159 #define CONFIG_SYS_DDR2_TIMING_2 0x002040c7
160 #define CONFIG_SYS_DDR2_CFG_1A 0x43008008
161 #define CONFIG_SYS_DDR2_CFG_2 0x24401000
162 #define CONFIG_SYS_DDR2_MODE_1 0x23c00542
163 #define CONFIG_SYS_DDR2_MODE_2 0x00000000
164 #define CONFIG_SYS_DDR2_MODE_CTL 0x00000000
165 #define CONFIG_SYS_DDR2_INTERVAL 0x05080100
166 #define CONFIG_SYS_DDR2_DATA_INIT 0x00000000
167 #define CONFIG_SYS_DDR2_CLK_CTRL 0x03800000
168 #define CONFIG_SYS_DDR2_CFG_1B 0xC3008008
Joe Hamman1bab0b02007-08-09 15:11:03 -0500169
Joe Hamman1bab0b02007-08-09 15:11:03 -0500170#endif
171
Jean-Christophe PLAGNIOL-VILLARD8349c722008-08-30 23:54:58 +0200172/* #define CONFIG_ID_EEPROM 1
Joe Hamman1bab0b02007-08-09 15:11:03 -0500173#define ID_EEPROM_ADDR 0x57 */
174
175/*
176 * The SBC8641D contains 16MB flash space at ff000000.
177 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200178#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500179
180/* Flash */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200181#define CONFIG_SYS_BR0_PRELIM 0xff001001 /* port size 16bit */
182#define CONFIG_SYS_OR0_PRELIM 0xff006e65 /* 16MB Boot Flash area */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500183
184/* 64KB EEPROM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200185#define CONFIG_SYS_BR1_PRELIM 0xf0000801 /* port size 16bit */
186#define CONFIG_SYS_OR1_PRELIM 0xffff6e65 /* 64K EEPROM area */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500187
188/* EPLD - User switches, board id, LEDs */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200189#define CONFIG_SYS_BR2_PRELIM 0xf1000801 /* port size 16bit */
190#define CONFIG_SYS_OR2_PRELIM 0xfff06e65 /* EPLD (switches, board ID, LEDs) area */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500191
192/* Local bus SDRAM 128MB */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200193#define CONFIG_SYS_BR3_PRELIM 0xe0001861 /* port size ?bit */
194#define CONFIG_SYS_OR3_PRELIM 0xfc006cc0 /* 128MB local bus SDRAM area (1st half) */
195#define CONFIG_SYS_BR4_PRELIM 0xe4001861 /* port size ?bit */
196#define CONFIG_SYS_OR4_PRELIM 0xfc006cc0 /* 128MB local bus SDRAM area (2nd half) */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500197
198/* Disk on Chip (DOC) 128MB */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200199#define CONFIG_SYS_BR5_PRELIM 0xe8001001 /* port size ?bit */
200#define CONFIG_SYS_OR5_PRELIM 0xf8006e65 /* 128MB local bus SDRAM area (2nd half) */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500201
202/* LCD */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200203#define CONFIG_SYS_BR6_PRELIM 0xf4000801 /* port size ?bit */
204#define CONFIG_SYS_OR6_PRELIM 0xfff06e65 /* 128MB local bus SDRAM area (2nd half) */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500205
206/* Control logic & misc peripherals */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200207#define CONFIG_SYS_BR7_PRELIM 0xf2000801 /* port size ?bit */
208#define CONFIG_SYS_OR7_PRELIM 0xfff06e65 /* 128MB local bus SDRAM area (2nd half) */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500209
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200210#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
211#define CONFIG_SYS_MAX_FLASH_SECT 131 /* sectors per device */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500212
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200213#undef CONFIG_SYS_FLASH_CHECKSUM
214#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
215#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200216#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Becky Bruce2a978672008-11-05 14:55:35 -0600217#define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500218
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200219#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200220#define CONFIG_SYS_FLASH_CFI
221#define CONFIG_SYS_WRITE_SWAPPED_DATA
222#define CONFIG_SYS_FLASH_EMPTY_INFO
223#define CONFIG_SYS_FLASH_PROTECTION
Joe Hamman1bab0b02007-08-09 15:11:03 -0500224
225#undef CONFIG_CLOCKS_IN_MHZ
226
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200227#define CONFIG_SYS_INIT_RAM_LOCK 1
228#ifndef CONFIG_SYS_INIT_RAM_LOCK
229#define CONFIG_SYS_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500230#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200231#define CONFIG_SYS_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500232#endif
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200233#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500234
Wolfgang Denk0191e472010-10-26 14:34:52 +0200235#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200236#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Joe Hamman1bab0b02007-08-09 15:11:03 -0500237
Paul Gortmaker7095ab32015-10-17 16:40:31 -0400238#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
Paul Gortmakerefdcea52015-10-17 16:40:27 -0400239#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500240
241/* Serial Port */
242#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200243#define CONFIG_SYS_NS16550_SERIAL
244#define CONFIG_SYS_NS16550_REG_SIZE 1
245#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Joe Hamman1bab0b02007-08-09 15:11:03 -0500246
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200247#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hamman1bab0b02007-08-09 15:11:03 -0500248 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
249
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200250#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
251#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Joe Hamman1bab0b02007-08-09 15:11:03 -0500252
Joe Hamman1bab0b02007-08-09 15:11:03 -0500253/*
Joe Hamman1bab0b02007-08-09 15:11:03 -0500254 * I2C
255 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200256#define CONFIG_SYS_I2C
257#define CONFIG_SYS_I2C_FSL
258#define CONFIG_SYS_FSL_I2C_SPEED 400000
259#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
260#define CONFIG_SYS_FSL_I2C_OFFSET 0x3100
261#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Joe Hamman1bab0b02007-08-09 15:11:03 -0500262
263/*
264 * RapidIO MMU
265 */
Kumar Galaf82666b2011-01-04 17:48:51 -0600266#define CONFIG_SYS_SRIO1_MEM_BASE 0xc0000000 /* base address */
267#define CONFIG_SYS_SRIO1_MEM_PHYS CONFIG_SYS_SRIO1_MEM_BASE
268#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 128M */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500269
270/*
271 * General PCI
272 * Addresses are mapped 1-1.
273 */
Kumar Galae78f6652010-07-09 00:02:34 -0500274#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
275#define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BUS
276#define CONFIG_SYS_PCIE1_MEM_VIRT CONFIG_SYS_PCIE1_MEM_BUS
277#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
278#define CONFIG_SYS_PCIE1_IO_BUS 0xe2000000
279#define CONFIG_SYS_PCIE1_IO_PHYS CONFIG_SYS_PCIE1_IO_BUS
280#define CONFIG_SYS_PCIE1_IO_VIRT CONFIG_SYS_PCIE1_IO_BUS
281#define CONFIG_SYS_PCIE1_IO_SIZE 0x1000000 /* 16M */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500282
Kumar Galae78f6652010-07-09 00:02:34 -0500283#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
284#define CONFIG_SYS_PCIE2_MEM_PHYS CONFIG_SYS_PCIE2_MEM_BUS
285#define CONFIG_SYS_PCIE2_MEM_VIRT CONFIG_SYS_PCIE2_MEM_BUS
286#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
287#define CONFIG_SYS_PCIE2_IO_BUS 0xe3000000
288#define CONFIG_SYS_PCIE2_IO_PHYS CONFIG_SYS_PCIE2_IO_BUS
289#define CONFIG_SYS_PCIE2_IO_VIRT CONFIG_SYS_PCIE2_IO_BUS
290#define CONFIG_SYS_PCIE2_IO_SIZE 0x1000000 /* 16M */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500291
292#if defined(CONFIG_PCI)
293
294#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
295
Joe Hamman1bab0b02007-08-09 15:11:03 -0500296#undef CONFIG_EEPRO100
297#undef CONFIG_TULIP
298
299#if !defined(CONFIG_PCI_PNP)
300 #define PCI_ENET0_IOADDR 0xe0000000
301 #define PCI_ENET0_MEMADDR 0xe0000000
Wolfgang Denka1be4762008-05-20 16:00:29 +0200302 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500303#endif
304
305#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
306
307#define CONFIG_DOS_PARTITION
308#undef CONFIG_SCSI_AHCI
309
310#ifdef CONFIG_SCSI_AHCI
311#define CONFIG_SATA_ULI5288
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200312#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
313#define CONFIG_SYS_SCSI_MAX_LUN 1
314#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
315#define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
Joe Hamman1bab0b02007-08-09 15:11:03 -0500316#endif
317
318#endif /* CONFIG_PCI */
319
320#if defined(CONFIG_TSEC_ENET)
321
Joe Hamman1bab0b02007-08-09 15:11:03 -0500322/* #define CONFIG_MII 1 */ /* MII PHY management */
323
324#define CONFIG_TSEC1 1
325#define CONFIG_TSEC1_NAME "eTSEC1"
326#define CONFIG_TSEC2 1
327#define CONFIG_TSEC2_NAME "eTSEC2"
328#define CONFIG_TSEC3 1
329#define CONFIG_TSEC3_NAME "eTSEC3"
330#define CONFIG_TSEC4 1
331#define CONFIG_TSEC4_NAME "eTSEC4"
332
333#define TSEC1_PHY_ADDR 0x1F
334#define TSEC2_PHY_ADDR 0x00
335#define TSEC3_PHY_ADDR 0x01
336#define TSEC4_PHY_ADDR 0x02
337#define TSEC1_PHYIDX 0
338#define TSEC2_PHYIDX 0
339#define TSEC3_PHYIDX 0
340#define TSEC4_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500341#define TSEC1_FLAGS TSEC_GIGABIT
342#define TSEC2_FLAGS TSEC_GIGABIT
343#define TSEC3_FLAGS TSEC_GIGABIT
344#define TSEC4_FLAGS TSEC_GIGABIT
Joe Hamman1bab0b02007-08-09 15:11:03 -0500345
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200346#define CONFIG_SYS_TBIPA_VALUE 0x1e /* Set TBI address not to conflict with TSEC1_PHY_ADDR */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500347
348#define CONFIG_ETHPRIME "eTSEC1"
349
350#endif /* CONFIG_TSEC_ENET */
351
352/*
353 * BAT0 2G Cacheable, non-guarded
354 * 0x0000_0000 2G DDR
355 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200356#define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
357#define CONFIG_SYS_DBAT0U (BATU_BL_2G | BATU_VS | BATU_VP)
358#define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE )
359#define CONFIG_SYS_IBAT0U CONFIG_SYS_DBAT0U
Joe Hamman1bab0b02007-08-09 15:11:03 -0500360
361/*
362 * BAT1 1G Cache-inhibited, guarded
363 * 0x8000_0000 512M PCI-Express 1 Memory
364 * 0xa000_0000 512M PCI-Express 2 Memory
365 * Changed it for operating from 0xd0000000
366 */
Kumar Galae78f6652010-07-09 00:02:34 -0500367#define CONFIG_SYS_DBAT1L ( CONFIG_SYS_PCIE1_MEM_PHYS | BATL_PP_RW \
Joe Hamman1bab0b02007-08-09 15:11:03 -0500368 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Kumar Galae78f6652010-07-09 00:02:34 -0500369#define CONFIG_SYS_DBAT1U (CONFIG_SYS_PCIE1_MEM_VIRT | BATU_BL_256M | BATU_VS | BATU_VP)
370#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCIE1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200371#define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
Joe Hamman1bab0b02007-08-09 15:11:03 -0500372
373/*
374 * BAT2 512M Cache-inhibited, guarded
375 * 0xc000_0000 512M RapidIO Memory
376 */
Kumar Galaf82666b2011-01-04 17:48:51 -0600377#define CONFIG_SYS_DBAT2L (CONFIG_SYS_SRIO1_MEM_BASE | BATL_PP_RW \
Joe Hamman1bab0b02007-08-09 15:11:03 -0500378 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Kumar Galaf82666b2011-01-04 17:48:51 -0600379#define CONFIG_SYS_DBAT2U (CONFIG_SYS_SRIO1_MEM_BASE | BATU_BL_512M | BATU_VS | BATU_VP)
380#define CONFIG_SYS_IBAT2L (CONFIG_SYS_SRIO1_MEM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200381#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
Joe Hamman1bab0b02007-08-09 15:11:03 -0500382
383/*
384 * BAT3 4M Cache-inhibited, guarded
385 * 0xf800_0000 4M CCSR
386 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200387#define CONFIG_SYS_DBAT3L ( CONFIG_SYS_CCSRBAR | BATL_PP_RW \
Joe Hamman1bab0b02007-08-09 15:11:03 -0500388 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200389#define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_4M | BATU_VS | BATU_VP)
390#define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT)
391#define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
Joe Hamman1bab0b02007-08-09 15:11:03 -0500392
Jon Loeligerab6960f2008-11-20 14:02:56 -0600393#if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
394#define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
395 | BATL_PP_RW | BATL_CACHEINHIBIT \
396 | BATL_GUARDEDSTORAGE)
397#define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
398 | BATU_BL_1M | BATU_VS | BATU_VP)
399#define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
400 | BATL_PP_RW | BATL_CACHEINHIBIT)
401#define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
402#endif
403
Joe Hamman1bab0b02007-08-09 15:11:03 -0500404/*
405 * BAT4 32M Cache-inhibited, guarded
406 * 0xe200_0000 16M PCI-Express 1 I/O
407 * 0xe300_0000 16M PCI-Express 2 I/0
408 * Note that this is at 0xe0000000
409 */
Kumar Galae78f6652010-07-09 00:02:34 -0500410#define CONFIG_SYS_DBAT4L ( CONFIG_SYS_PCIE1_IO_PHYS | BATL_PP_RW \
Joe Hamman1bab0b02007-08-09 15:11:03 -0500411 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Kumar Galae78f6652010-07-09 00:02:34 -0500412#define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE1_IO_VIRT | BATU_BL_32M | BATU_VS | BATU_VP)
413#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCIE1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200414#define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
Joe Hamman1bab0b02007-08-09 15:11:03 -0500415
416/*
417 * BAT5 128K Cacheable, non-guarded
418 * 0xe401_0000 128K Init RAM for stack in the CPU DCache (no backing memory)
419 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200420#define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
421#define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
422#define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
423#define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
Joe Hamman1bab0b02007-08-09 15:11:03 -0500424
425/*
426 * BAT6 32M Cache-inhibited, guarded
427 * 0xfe00_0000 32M FLASH
428 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200429#define CONFIG_SYS_DBAT6L ((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATL_PP_RW \
Joe Hamman1bab0b02007-08-09 15:11:03 -0500430 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200431#define CONFIG_SYS_DBAT6U ((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATU_BL_32M | BATU_VS | BATU_VP)
432#define CONFIG_SYS_IBAT6L ((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATL_PP_RW | BATL_MEMCOHERENCE)
433#define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
Joe Hamman1bab0b02007-08-09 15:11:03 -0500434
Becky Bruce2a978672008-11-05 14:55:35 -0600435/* Map the last 1M of flash where we're running from reset */
436#define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
437 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200438#define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
Becky Bruce2a978672008-11-05 14:55:35 -0600439#define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
440 | BATL_MEMCOHERENCE)
441#define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
442
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200443#define CONFIG_SYS_DBAT7L 0x00000000
444#define CONFIG_SYS_DBAT7U 0x00000000
445#define CONFIG_SYS_IBAT7L 0x00000000
446#define CONFIG_SYS_IBAT7U 0x00000000
Joe Hamman1bab0b02007-08-09 15:11:03 -0500447
448/*
449 * Environment
450 */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200451#define CONFIG_ENV_IS_IN_FLASH 1
Paul Gortmaker7095ab32015-10-17 16:40:31 -0400452#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Paul Gortmakeraa7b3f32015-10-17 16:40:28 -0400453#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128k(one sector) for env */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200454#define CONFIG_ENV_SIZE 0x2000
Joe Hamman1bab0b02007-08-09 15:11:03 -0500455
456#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200457#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500458
Joe Hershberger5a9d7f12015-06-22 16:15:30 -0500459#define CONFIG_CMD_REGINFO
Joe Hamman1bab0b02007-08-09 15:11:03 -0500460
461#if defined(CONFIG_PCI)
462 #define CONFIG_CMD_PCI
463#endif
464
465#undef CONFIG_WATCHDOG /* watchdog disabled */
466
467/*
468 * Miscellaneous configurable options
469 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200470#define CONFIG_SYS_LONGHELP /* undef to save memory */
471#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Paul Gortmakerf71e21a2015-10-17 16:40:26 -0400472#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500473
Jon Loeliger5615ef22007-08-15 11:55:35 -0500474#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200475 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500476#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200477 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500478#endif
479
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200480#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
481#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
482#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500483
484/*
485 * For booting Linux, the board info and command line data
486 * have to be in the first 8 MB of memory, since this is
487 * the maximum mapped by the Linux kernel during initialization.
488 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200489#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
Joe Hamman1bab0b02007-08-09 15:11:03 -0500490
491/* Cache Configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200492#define CONFIG_SYS_DCACHE_SIZE 32768
493#define CONFIG_SYS_CACHELINE_SIZE 32
Jon Loeliger5615ef22007-08-15 11:55:35 -0500494#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200495#define CONFIG_SYS_CACHELINE_SHIFT 5 /*log base 2 of the above value*/
Joe Hamman1bab0b02007-08-09 15:11:03 -0500496#endif
497
Jon Loeliger5615ef22007-08-15 11:55:35 -0500498#if defined(CONFIG_CMD_KGDB)
Joe Hamman1bab0b02007-08-09 15:11:03 -0500499#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500500#endif
501
502/*
503 * Environment Configuration
504 */
505
Andy Fleming458c3892007-08-16 16:35:02 -0500506#define CONFIG_HAS_ETH0 1
Joe Hamman1bab0b02007-08-09 15:11:03 -0500507#define CONFIG_HAS_ETH1 1
508#define CONFIG_HAS_ETH2 1
509#define CONFIG_HAS_ETH3 1
510
511#define CONFIG_IPADDR 192.168.0.50
512
513#define CONFIG_HOSTNAME sbc8641d
Joe Hershberger257ff782011-10-13 13:03:47 +0000514#define CONFIG_ROOTPATH "/opt/eldk/ppc_74xx"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000515#define CONFIG_BOOTFILE "uImage"
Joe Hamman1bab0b02007-08-09 15:11:03 -0500516
517#define CONFIG_SERVERIP 192.168.0.2
518#define CONFIG_GATEWAYIP 192.168.0.1
519#define CONFIG_NETMASK 255.255.255.0
520
521/* default location for tftp and bootm */
522#define CONFIG_LOADADDR 1000000
523
Joe Hamman1bab0b02007-08-09 15:11:03 -0500524#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
525
526#define CONFIG_BAUDRATE 115200
527
528#define CONFIG_EXTRA_ENV_SETTINGS \
529 "netdev=eth0\0" \
530 "consoledev=ttyS0\0" \
531 "ramdiskaddr=2000000\0" \
532 "ramdiskfile=uRamdisk\0" \
533 "dtbaddr=400000\0" \
534 "dtbfile=sbc8641d.dtb\0" \
535 "en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \
536 "dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \
537 "maxcpus=1"
538
539#define CONFIG_NFSBOOTCOMMAND \
540 "setenv bootargs root=/dev/nfs rw " \
541 "nfsroot=$serverip:$rootpath " \
542 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
543 "console=$consoledev,$baudrate $othbootargs;" \
544 "tftp $loadaddr $bootfile;" \
545 "tftp $dtbaddr $dtbfile;" \
546 "bootm $loadaddr - $dtbaddr"
547
548#define CONFIG_RAMBOOTCOMMAND \
549 "setenv bootargs root=/dev/ram rw " \
550 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
551 "console=$consoledev,$baudrate $othbootargs;" \
552 "tftp $ramdiskaddr $ramdiskfile;" \
553 "tftp $loadaddr $bootfile;" \
554 "tftp $dtbaddr $dtbfile;" \
555 "bootm $loadaddr $ramdiskaddr $dtbaddr"
556
557#define CONFIG_FLASHBOOTCOMMAND \
558 "setenv bootargs root=/dev/ram rw " \
559 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
560 "console=$consoledev,$baudrate $othbootargs;" \
561 "bootm ffd00000 ffb00000 ffa00000"
562
563#define CONFIG_BOOTCOMMAND CONFIG_FLASHBOOTCOMMAND
564
565#endif /* __CONFIG_H */